欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP1S40F1508C6ES 参数 Datasheet PDF下载

EP1S40F1508C6ES图片预览
型号: EP1S40F1508C6ES
PDF下载: 下载PDF文件 查看货源
内容描述: Stratix器件系列数据手册 [Stratix Device Family Data Sheet]
分类和应用:
文件页数/大小: 290 页 / 3583 K
品牌: ALTERA [ ALTERA CORPORATION ]
 浏览型号EP1S40F1508C6ES的Datasheet PDF文件第15页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第16页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第17页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第18页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第20页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第21页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第22页浏览型号EP1S40F1508C6ES的Datasheet PDF文件第23页  
1. Introduction
S51001-3.2
Introduction
The Stratix
®
family of FPGAs is based on a 1.5-V, 0.13-µm, all-layer copper
SRAM process, with densities of up to 79,040 logic elements (LEs) and up
to 7.5 Mbits of RAM. Stratix devices offer up to 22 digital signal
processing (DSP) blocks with up to 176 (9-bit
×
9-bit) embedded
multipliers, optimized for DSP applications that enable efficient
implementation of high-performance filters and multipliers. Stratix
devices support various I/O standards and also offer a complete clock
management solution with its hierarchical clock structure with up to
420-MHz performance and up to 12 phase-locked loops (PLLs).
The following shows the main sections in the Stratix Device Family Data
Section
Page
Altera Corporation
July 2005
1–1