欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC405GPR-3KB400Z 参数 Datasheet PDF下载

PPC405GPR-3KB400Z图片预览
型号: PPC405GPR-3KB400Z
PDF下载: 下载PDF文件 查看货源
内容描述: Power PC的405GPr嵌入式处理器 [Power PC 405GPr Embedded Processor]
分类和应用: PC
文件页数/大小: 57 页 / 1081 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第3页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第4页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第5页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第6页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第8页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第9页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第10页浏览型号PPC405GPR-3KB400Z的Datasheet PDF文件第11页  
Revision 2.04 – September 7, 2007
405GPr – Power PC 405GPr Embedded Processor
Data Sheet
Address Map Support
The PPC405GPr incorporates two simple and separate address maps. The first address map defines the possible
use of address regions that the processor can access. The second address map is for Device Configuration
Registers (DCRs). The DCRs are accessed by software running on the PPC405GPr processor through the use of
mtdcr
and
mfdcr
instructions.
System Memory Address Map
4GB System Memory
Function
Subfunction
SDRAM, External Peripherals, and PCI
Memory
Note:
Any of the address ranges listed at
right may be use for any of the above
functions.
Peripheral Bus Boot
1
PCI Boot
2
PCI I/O
PCI I/O
PCI
Configuration Registers
Interrupt Acknowledge and Special Cycle
Local Configuration Registers
UART0
UART1
Internal Peripherals
IIC0
OPB Arbiter
GPIO Controller Registers
Ethernet Controller Registers
Start Address
0x00000000
0xE8010000
0xEC000000
0xEEE00000
0xEF500000
0xF0000000
0xFFE00000
0xFFFE0000
0xE8000000
0xE8800000
0xEEC00000
0xEED00000
0xEF400000
0xEF600300
0xEF600400
0xEF600500
0xEF600600
0xEF600700
0xEF600800
Boot-up
End Address
0xE7FFFFFF
0xE87FFFFF
0xEEBFFFFF
0xEF3FFFFF
0xEF5FFFFF
0xFFFFFFFF
0xFFFFFFFF
0xFFFFFFFF
0xE800FFFF
0xEBFFFFFF
0xEEC00007
0xEED00003
0xEF40003F
0xEF600307
0xEF600407
0xEF60051F
0xEF60063F
0xEF60077F
0xEF6008FF
Size
3712MB
8MB
44MB
6MB
1MB
256MB
2MB
128KB
64KB
56MB
8B
4B
64B
8B
8B
32B
64B
128B
256B
General Use
Notes:
1. When peripheral bus boot is selected, peripheral bank 0 is automatically configured at reset to the address range listed above.
2. If PCI boot is selected, a PLB-to-PCI mapping is automatically configured at reset to the address range listed above.
3. After the boot process, software may reassign the boot memory regions for other uses.
4. All address ranges not listed above are reserved.
AMCC
7