欢迎访问ic37.com |
会员登录 免费注册
发布采购

PPC440SPE-AGB533C 参数 Datasheet PDF下载

PPC440SPE-AGB533C图片预览
型号: PPC440SPE-AGB533C
PDF下载: 下载PDF文件 查看货源
内容描述: 440SPe的PowerPC嵌入式处理器 [PowerPC 440SPe Embedded Processor]
分类和应用: PC
文件页数/大小: 80 页 / 1204 K
品牌: AMCC [ APPLIED MICRO CIRCUITS CORPORATION ]
 浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第56页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第57页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第58页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第59页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第61页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第62页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第63页浏览型号PPC440SPE-AGB533C的Datasheet PDF文件第64页  
Revision 1.23 - Sept 21, 2006  
PowerPC 440SPe Embedded Processor  
Preliminary Data Sheet  
Table 9. Recommended DC Operating Conditions (Sheet 2 of 3)  
Device operation beyond the conditions specified is not recommended. Extended operation beyond the recommended  
conditions can affect device reliability.  
Parameter  
Symbol  
Minimum  
Typical  
Maximum  
Unit  
V
Notes  
SVREF+0.18  
SVDD+0.3  
Input Logic High (2.5V DDR SDRAM)  
Input Logic High (1.8V DDR2 SDRAM)  
2
SVREF+0.125  
SVDD+0.3  
OVDD+0.5  
V
Input Logic High (2.5V CMOS, 3.3V tolerant  
receiver)  
1.7  
V
VIH  
0.5OVDD  
Input Logic High (3.3V PCI-X)  
V
V
V
V
1
1
Input Logic High (1.5V PCI-X DDR)  
Input Logic High (3.3V LVTTL)  
Input Logic Low (2.5V DDR SDRAM)  
-
-
+2.0  
-0.3  
+3.6  
SVREF-0.18  
SVREF-0.125  
Input Logic Low (1.8V DDR2 SDRAM)  
-0.3  
V
V
Input Logic Low (2.5V CMOS, 3.3V tolerant  
receiver)  
0.7  
VIL  
0.35OVDD  
Input Logic Low (3.3V PCI-X)  
-0.5  
V
V
V
V
1
1
Input Logic Low (1.5V PCI-X DDR)  
Input Logic Low (3.3V LVTTL)  
-
0
-
+0.8  
SVDD  
Output Logic High (2.5V DDR SDRAM)  
+1.95  
SVDD-0.45  
SVDD  
Output Logic High (1.8V DDR2 SDRAM)  
V
V
Output Logic High (2.5V CMOS, 3.3V tolerant  
receiver)  
2.0  
VOH  
0.9OVDD  
OVDD  
Output Logic High (3.3V PCI-X)  
V
V
V
V
V
1
1
Output Logic High (1.5V PCI-X DDR)  
Output Logic High (3.3V LVTTL)  
-
+2.4  
0
-
OVDD  
Output Logic Low (2.5V DDR SDRAM)  
Output Logic Low (1.8V DDR2 SDRAM)  
0.45  
0.45  
0
Output Logic Low (2.5V CMOS, 3.3V tolerant  
receiver)  
0.4  
V
VOL  
0.1OVDD  
Output Logic Low (3.3V PCI-X)  
Output Logic Low (1.5V PCI-X DDR)  
Output Logic Low (3.3V LVTTL)  
V
V
V
1
1
-
-
0
+0.4  
Input Leakage Current (with no internal pull-up  
or pull-down)  
IIL1  
IIL2  
IIL3  
0
1
μA  
Input Leakage Current (with internal pull-down)  
Input Leakage Current (with internal pull-up)  
0 (LPDL)  
200 (MPUL)  
0 (MPUL)  
μA  
μA  
5
5
-150 (LPDL)  
60  
AMCC Proprietary