欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM27C040-90DI 参数 Datasheet PDF下载

AM27C040-90DI图片预览
型号: AM27C040-90DI
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位( 512K的×8位) CMOS EPROM [4 Megabit (512 K x 8-Bit) CMOS EPROM]
分类和应用: 可编程只读存储器电动程控只读存储器
文件页数/大小: 13 页 / 168 K
品牌: AMD [ ADVANCED MICRO DEVICES ]
 浏览型号AM27C040-90DI的Datasheet PDF文件第1页浏览型号AM27C040-90DI的Datasheet PDF文件第2页浏览型号AM27C040-90DI的Datasheet PDF文件第3页浏览型号AM27C040-90DI的Datasheet PDF文件第4页浏览型号AM27C040-90DI的Datasheet PDF文件第6页浏览型号AM27C040-90DI的Datasheet PDF文件第7页浏览型号AM27C040-90DI的Datasheet PDF文件第8页浏览型号AM27C040-90DI的Datasheet PDF文件第9页  
F I N A L
FUNCTIONAL DESCRIPTION
Device Erasure
In order to clear all locations of their programmed
contents, the device must be exposed to an ultraviolet
light source. A dosage of 15 W seconds/cm
2
is required
to completely erase the device. This dosage can be ob-
tained by exposure to an ultraviolet lamp — wavelength
of 2537 Å — with intensity of 12,000 µW/cm
2
for 15 to 20
minutes. The device should be directly under and about
one inch from the source and all filters should be re-
moved from the UV light source prior to erasure.
Note that all UV erasable devices will erase with light
sources having wavelengths shorter than 4000 Å, such
as fluorescent light and sunlight. Although the erasure
process happens over a much longer time period, ex-
posure to any light source should be prevented for
maximum system reliability. Simply cover the package
window with an opaque label or substance.
that particular device. A high-level CE#/PGM# input in-
hibits the other devices from being programmed.
Program Verify
A verification should be performed on the programmed
bits to determine that they were correctly programmed.
The verify should be performed with OE# at V
IL
, CE#/
PGM# at V
IH
, and V
PP
between 12.5 V and 13.0 V.
Auto Select Mode
The autoselect mode provides manufacturer and de-
vice identification through identifier codes on DQ0–
DQ7. This mode is primarily intended for programming
equipment to automatically match a device to be pro-
grammed with its corresponding programming algo-
rithm. This mode is functional in the 25°C
±
5°C
ambient temperature range that is required when pro-
gramming the device.
To activate this mode, the programming equipment
must force V
H
on address line A9. Two identifier bytes
may then be sequenced from the device outputs by tog-
gling address line A0 from V
IL
to V
IH
(that is, changing
the address from 00h to 01h). All other address lines
must be held at V
IL
during the autoselect mode.
Byte 0 (A0 = V
IL
) represents the manufacturer code,
and Byte 1 (A0 = V
IH
), the device identifier code. Both
codes have odd parity, with DQ7 as the parity bit.
Device Programming
Upon delivery, or after each erasure, the device has
all of its bits in the “ONE”, or HIGH state. “ZEROs” are
loaded into the device through the programming pro-
cedure.
The programming mode is entered when 12.75 V
±
0.25 V is applied to the V
PP
pin, CE#/PGM# is at V
IL
and OE# is at V
IH
.
For programming, the data to be programmed is ap-
plied 8 bits in parallel to the data output pins.
The flowchart in the EPROM Products Data Book, Pro-
gramming section (Section 5, Figure 5-1) shows AMD’s
Flashrite algorithm. The Flashrite algorithm reduces pro-
gramming time by using a 100 µs programming pulse
and by giving each address only as many pulses to reli-
ably program the data. After each pulse is applied to a
given address, the data in that address is verified. If the
data does not verify, additional pulses are given until it
verifies or the maximum pulses allowed is reached. This
process is repeated while sequencing through each ad-
dress of the device. This part of the algorithm is done at
V
CC
= 6.25 V to assure that each EPROM bit is pro-
grammed to a sufficiently high threshold voltage. After
the final address is completed, the entire EPROM mem-
ory is verified at V
CC
= V
PP
= 5.25 V.
Please refer to the EPROM Products Data Book, Sec-
tion 5 for the programming flow chart and characteris-
tics.
Read Mode
To obtain data at the device outputs, Chip Enable (CE#/
PGM#) and Output Enable (OE#) must be driven low.
CE#/PGM# controls the power to the device and is typ-
ically used to select the device. OE# enables the device
to output data, independent of device selection. Ad-
dresses must be stable for at least t
ACC
–t
OE
. Refer to
the Switching Waveforms section for the timing dia-
gram.
Standby Mode
The device enters the CMOS standby mode when
CE#/PGM# is at V
CC
±
0.3 V. Maximum V
CC
current is
reduced to 100 µA. The device enters the TTL-standby
mode when CE#/PGM# is at V
IH
. Maximum V
CC
cur-
rent is reduced to 1.0 mA. When in either standby
mode, the device places its outputs in a high-imped-
ance state, independent of the OE# input.
Output OR-Tieing
To accommodate multiple memory connections, a
two-line control function is provided to allow for:
s
Low memory power dissipation, and
s
Assurance that output bus contention will not occur
CE#/PGM# should be decoded and used as the pri-
mary device-selecting function, while OE# be made a
Program Inhibit
Programming different data to multiple devices in par-
allel is easily accomplished. Except for CE#/PGM#, all
like inputs of the devices may be common. A TTL
low-level program pulse applied to one device’s CE#/
PGM# input with V
PP
= 12.75 V
±
0.25 V will program
Am27C040
5