Integrated Peripheral Clock Sources
clocks internal to the microcontroller and the PLL and
divider sources that are used in the generation of these
clocks. Note that several of the peripheral clocks are
programmable. This programmability is either directly
controlled by system firmware or is forced due to a
power-management mode change. The graphics con-
troller and the PC Card controller are not supported on
the ÉlanSC410 microcontroller.
Table 26. Integrated Peripheral Clock Sources
Source PLL
Intermediate PLL
1.4746 MHz
Low-speed PLL
36.864 MHz
Divider
1
1
20
2
31
Graphics dot clock PLL
36.864 MHz
High-speed PLL
66.3552 MHz
Programmable
1
1
2
4
Resulting Frequency
1.4746 MHz
36.864 MHz
1.8432 MHz
18.4328 MHz
1.1892 MHz
20.736–36.864 MHz
36.864 MHz
66.3552 MHz
33.1776 MHz
16.5888 MHz
Where Used
Low-speed PLL input
High-speed PLL input
Graphics dot clock PLL input
UART
UART
PIT
Graphics controller dot clock
Graphics controller
DRAM controller
Graphics controller
CPU
VL-bus controller
CPU
VL-bus controller
DMA controller
CPU
VL-bus controller
ISA bus controller
ROM/Flash memory interface
DMA controller
PC Card controller
CPU
VL-bus controller
ISA bus controller
ROM/Flash memory interface
DMA controller
PC Card controller
CPU
VL-bus controller
ISA bus controller
ROM/Flash memory interface
DMA controller
PC Card controller
CPU
VL-bus controller
ISA bus controller
ROM/Flash memory interface
DMA controller
PC Card controller
8
8.2944 MHz
16
4.1472 MHz
32
2.0736 MHz
64
1.0368 MHz
Élan™SC400 and ÉlanSC410 Microcontrollers Data Sheet
77