欢迎访问ic37.com |
会员登录 免费注册
发布采购

AT89C2051-24PU 参数 Datasheet PDF下载

AT89C2051-24PU图片预览
型号: AT89C2051-24PU
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微控制器与2K字节的闪存 [8-bit Microcontroller with 2K Bytes Flash]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管异步传输模式PCATM时钟
文件页数/大小: 19 页 / 380 K
品牌: ATMEL [ ATMEL CORPORATION ]
 浏览型号AT89C2051-24PU的Datasheet PDF文件第2页浏览型号AT89C2051-24PU的Datasheet PDF文件第3页浏览型号AT89C2051-24PU的Datasheet PDF文件第4页浏览型号AT89C2051-24PU的Datasheet PDF文件第5页浏览型号AT89C2051-24PU的Datasheet PDF文件第7页浏览型号AT89C2051-24PU的Datasheet PDF文件第8页浏览型号AT89C2051-24PU的Datasheet PDF文件第9页浏览型号AT89C2051-24PU的Datasheet PDF文件第10页  
7. Restrictions on Certain Instructions
The AT89C2051 and is an economical and cost-effective member of Atmel’s growing family of
microcontrollers. It contains 2K bytes of Flash program memory. It is fully compatible with the
MCS-51 architecture, and can be programmed using the MCS-51 instruction set. However,
there are a few considerations one must keep in mind when utilizing certain instructions to pro-
gram this device.
All the instructions related to jumping or branching should be restricted such that the destination
address falls within the physical program memory space of the device, which is 2K for the
AT89C2051. This should be the responsibility of the software programmer. For example, LJMP
7E0H would be a valid instruction for the AT89C2051 (with 2K of memory), whereas LJMP 900H
would not.
7.1
Branching Instructions
LCALL, LJMP, ACALL, AJMP, SJMP, JMP @A+DPTR
– These unconditional branching
instructions will execute correctly as long as the programmer keeps in mind that the destination
branching address must fall within the physical boundaries of the program memory size (loca-
tions 00H to 7FFH for the 89C2051). Violating the physical space limits may cause unknown
program behavior.
CJNE [...], DJNZ [...], JB, JNB, JC, JNC, JBC, JZ, JNZ
– With these conditional branching
instructions the same rule above applies. Again, violating the memory boundaries may cause
erratic execution.
For applications involving interrupts the normal interrupt service routine address locations of the
80C51 family architecture have been preserved.
7.2
MOVX-related Instructions, Data Memory
The AT89C2051 contains 128 bytes of internal data memory. Thus, in the AT89C2051 the stack
depth is limited to 128 bytes, the amount of available RAM. External DATA memory access is
not supported in this device, nor is external PROGRAM memory execution. Therefore, no MOVX
[...] instructions should be included in the program.
A typical 80C51 assembler will still assemble instructions, even if they are written in violation of
the restrictions mentioned above. It is the responsibility of the controller user to know the physi-
cal features and limitations of the device being used and adjust the instructions used
correspondingly.
8. Program Memory Lock Bits
On the chip are two lock bits which can be left unprogrammed (U) or can be programmed (P) to
obtain the additional features listed in the
Table 8-1.
Lock Bit Protection Modes
Program Lock Bits
LB1
1
2
3
Note:
U
P
P
LB2
U
U
P
Protection Type
No program lock features
Further programming of the Flash is disabled
Same as mode 2, also verify is disabled
1. The Lock Bits can only be erased with the Chip Erase operation.
6
AT89C2051
0368H–MICRO–6/08