欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS7813U 参数 Datasheet PDF下载

ADS7813U图片预览
型号: ADS7813U
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗串行16位采样模拟数字转换器 [Low-Power, Serial 16-Bit Sampling ANALOG-TO-DIGITAL CONVERTER]
分类和应用: 转换器模数转换器光电二极管
文件页数/大小: 17 页 / 378 K
品牌: BURR-BROWN [ BURR-BROWN CORPORATION ]
 浏览型号ADS7813U的Datasheet PDF文件第6页浏览型号ADS7813U的Datasheet PDF文件第7页浏览型号ADS7813U的Datasheet PDF文件第8页浏览型号ADS7813U的Datasheet PDF文件第9页浏览型号ADS7813U的Datasheet PDF文件第11页浏览型号ADS7813U的Datasheet PDF文件第12页浏览型号ADS7813U的Datasheet PDF文件第13页浏览型号ADS7813U的Datasheet PDF文件第14页  
INTERNAL DATACLK
With EXT/INT tied LOW, the result from conversion ‘n’ is
serially transmitted during conversion ‘n+1’, as shown in
Figure 5 and with the timing given in Table II. Serial
transmission of data occurs only during a conversion. When
a transmission is not in progress, DATA and DATACLK are
LOW.
During the conversion, the results of the previous conver-
sion will be transmitted via DATA, while DATACLK
provides the synchronous clock for the serial data. The data
format is 16-bit, Binary Two’s Complement, and MSB first.
Each data bit is valid on both the rising and falling edges of
DATACLK. BUSY is LOW during the entire serial trans-
mission and can be used as a frame synchronization signal.
EXTERNAL DATACLK
With EXT/INT tied HIGH, the result from conversion ‘n’ is
clocked out after the conversion has completed, during the
next conversion (‘n+1’), or a combination of these two.
Figure 6 shows the case of reading the conversion result
after the conversion is complete. Figure 7 describes reading
the result during the next conversion. Figure 8 combines the
important aspects of Figures 6 and 7 as to reading part of the
result after the conversion is complete and the remainder
during the next conversion.
The serial transmission of the conversion result is initiated
by a rising edge on DATACLK. The data format is 16-bit,
Binary Two’s Complement, and MSB first. Each data bit is
valid on the falling edge of DATACLK. In some cases, it
t
1
CONV
BUSY
t
13
t
12
DATACLK
t
16
t
17
DATA
MSB
Bit 14
Bit 13
Bit 2
Bit 1
LSB
MSB
1
2
3
t
14
t
15
14
15
16
t
18
1
FIGURE 5. Serial Data Timing, Internal Clock (EXT/INT and CS LOW).
t
1
t
5
CONV
BUSY
t
21
t
4
DATACLK
t
19
t
20
DATA
MSB
Bit 14
Bit 13
Bit 2
Bit 1
LSB
1
2
3
t
22
t
23
4
14
15
16
FIGURE 6. Serial Data Timing, External Clock, Clocking After the Conversion Completes (EXT/INT HIGH, CS LOW).
®
ADS7813
10