欢迎访问ic37.com |
会员登录 免费注册
发布采购

CAT24WC66JI-TE13 参数 Datasheet PDF下载

CAT24WC66JI-TE13图片预览
型号: CAT24WC66JI-TE13
PDF下载: 下载PDF文件 查看货源
内容描述: 64K位I2C串行EEPROM CMOS [64K-Bit I2C Serial CMOS EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 10 页 / 63 K
品牌: CATALYST [ CATALYST SEMICONDUCTOR ]
 浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第1页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第2页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第4页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第5页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第6页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第7页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第8页浏览型号CAT24WC66JI-TE13的Datasheet PDF文件第9页  
CAT24WC66
A.C. CHARACTERISTICS
V
CC
= +1.8V to +6V, unless otherwise specified
Output Load is 1 TTL Gate and 100pF
Read & Write Cycle Limits
1.8V - 2.5V
Symbol
FSCL
T
I(1)
t
AA
t
BUF(1)
t
HD:STA
t
LOW
t
HIGH
t
SU:STA
t
HD:DAT
t
SU:DAT
t
R(1)
t
F(1)
t
SU:STO
t
DH
Parameter
Min
Clock Frequency
Noise Suppression Time Constant at
SCL, SDA Inputs
SCL Low to SDA Data Out and
ACK Out
Time the Bus Must be Free Before a
New Transmission Can Start
Start Condition Hold Time
Clock Low Period
Clock High Period
Start Condition Setup Time (for a
Repeated Start Condition)
Data In Hold Time
Data In Setup Time
SDA and SCL Rise Time
SDA and SCL Fall Time
Stop Condition Setup Time
Data Out Hold Time
4
100
4.7
4
4.7
4
4.7
0
50
1
300
Max
100
200
3.5
4.5V - 5.5V
Units
Min
Max
400
200
1
1.2
0.6
1.2
0.6
0.6
0
50
0. 3
300
0.6
100
kHz
ns
µs
µs
µs
µs
µs
µs
ns
ns
µs
ns
µs
ns
Power-Up Timing
(1)(2)
Symbol
t
PUR
t
PUW
Parameter
Power-Up to Read Operation
Power-Up to Write Operation
Min
Typ
Max
1
1
Units
ms
ms
Note:
(1) This parameter is tested initially and after a design or process change that affects the parameter.
(2) t
PUR
and t
PUW
are the delays required from the time V
CC
is stable until the specified operation can be initiated.
Write Cycle Limits
Symbol
t
WR
Parameter
Write Cycle Time
Min
Typ
Max
10
Units
ms
The write cycle time is the time from a valid stop
condition of a write sequence to the end of the internal
program/erase cycle. During the write cycle, the bus
interface circuits are disabled, SDA is allowed to remain
high, and the device does not respond to its slave
address.
3
Doc. No. 1037, Rev. H