CS5451A
The decimation rate is determined by the exponent DR
(see Table 2).
4. FUNCTIONAL DESCRIPTION
4.1 Analog Inputs
The CS5451A is equipped with six fully differential input
channels. The inputs VIN(1-3) and IIN(1-3) are des-
ignated as the voltage and current channel inputs, re-
spectively. The full-scale differential input voltage for
The output word rate (OWR) is selected by the OWRS
pin and defined by Table 2.
OWRS
DR
256
128
Output Word Rate
XIN/2048
0
1
the current and voltage channel is
(gain = 1x).
800 mV
XIN/1024
P
Table 2. Decimation Filter OWR
4.1.1
Voltage Channel
4.3
Performing Measurements
The output of the line voltage resistive divider or trans-
former is connected to the VIN(1-3)+ and VIN(1-3)- in-
put pins of the CS5451A. The voltage channels are
equipped with a 1x fixed gain amplifier. The full-scale
signal level that can be applied to the voltage channel is
800 mV. If the input signal is a sine wave the maximum
RMS voltage is:
The ADC outputs are transferred in 16-bit, signed (two’s
complement) data formats. Table 3 defines the relation-
ship between the differential voltage applied to any one
of the input channels and the corresponding output
code. Note that for the current channels, the state of the
GAIN input pin is assumed to driven low such that the
PGA gain on the current channels is 1x. If the PGA gain
of the current channels is set to 20x, a +40 mV voltage
is applied to any pair of IIN(1-3) pins would cause an
output code of 32767.
800mV
P
-----------------
≅ 565.69mV
RMS
2
Differential Input Output Code Output Code
which is approximately 70.7% of maximum peak volt-
age.
Voltage (mV)
(hexadecimal)
(decimal)
+800
7FFF
32767
4.1.2
Current Channel
0.0122 to 0.0366
-0.0122 to 0.0122
-0.0122 to -0.0366
-800
0001
1
0
The output of the current sense resistor or transformer
is connected to the IIN(1-3)+ and IIN(1-3)- input pins of
the CS5451A. To accommodate different current-sens-
ing devices the current channels incorporates a pro-
grammable gain amplifier (PGA) that can be set to one
of two input ranges. Input pin GAIN (see Table 1) define
the PGA’s two gain selections and corresponding max-
imum input signal level.
0000
FFFF
-1
8000
-32768
Notes: Assume PGA gain is set to 1x.
Table 3. Differential Input Voltage vs. Output Code
4.4
Serial Interface
GAIN
Maximum Input Range
The CS5451A communicates with a target device via a
master serial data output port. Output data is provided
on the SDO output synchronous with the SCLK output.
A third output, FSO, is a framing signal used to signal
the start of output data. These three outputs will be driv-
en as long as the SE (serial enable) input is held high.
Otherwise, these outputs will be high-impedance.
0
1
±40mV
20x
1x
±800mV
Table 1. Current Channel PGA Setting
4.2
Digital Filters
The decimating digital filter samples the modulator bit
stream at XIN/8 and produces a fixed output word rate.
The digital filters are implemented as sinc filters with
the following transfer function:
Data out (SDO) changes as a result of SCLK falling, and
always outputs valid data on the rising edge of SCLK.
When data is being transferred the SCLK frequency is
XIN/8 when OWRS is low or XIN/4 when OWRS is high.
3
3
–DR
⎛
⎜
⎝
⎞
⎟
⎠
1 – z
---------------------
–1
H(z) =
1 – z
DS635F2
9