欢迎访问ic37.com |
会员登录 免费注册
发布采购

CX28398-22 参数 Datasheet PDF下载

CX28398-22图片预览
型号: CX28398-22
PDF下载: 下载PDF文件 查看货源
内容描述: 四核/ X16 /八路T1 / E1 / J1成帧器 [Quad/x16/Octal?T1/E1/J1 Framers]
分类和应用:
文件页数/大小: 305 页 / 1863 K
品牌: CONEXANT [ CONEXANT SYSTEMS, INC ]
 浏览型号CX28398-22的Datasheet PDF文件第110页浏览型号CX28398-22的Datasheet PDF文件第111页浏览型号CX28398-22的Datasheet PDF文件第112页浏览型号CX28398-22的Datasheet PDF文件第113页浏览型号CX28398-22的Datasheet PDF文件第115页浏览型号CX28398-22的Datasheet PDF文件第116页浏览型号CX28398-22的Datasheet PDF文件第117页浏览型号CX28398-22的Datasheet PDF文件第118页  
2.0 Circuit Description
2.5 Microprocessor Interface
CX28394/28395/28398
Quad/x16/Octal—T1/E1/J1 Framers
2.5.1 Address/Data Bus
In Non-Multiplexed Address Mode, A[11:0] (A[10:0] for CX28394) provides the
address for the register access. In Multiplexed Address Mode, A[11:8] (A[10:8]
for CX28394) and AD[7:0] provide the address. In both modes, the data bytes
flow over the shared bidirectional, byte-wide bus, AD[7:0].
2.5.2 Bus Control Signals
Four signals control operation of the interface port. The control signals are
AS*/ALE, CS*, DS*/RD*, and R/W*(WR*). An additional pin, MOTO*, selects
whether the interface signals are of a Motorola or Intel style.
When MOTO* is low, indicating a Motorola-style interface, CS*, AS*, R/W*,
and DS* signals are expected. When MOTO* is high, indicating an Intel-style
interface, CS*, ALE, RD*, and WR* signals are expected.
When MOTO* is high, the address lines are multiplexed with the data. This
pin should usually be tied high for Intel devices and tied low for Motorola
devices. SYNCMD puts the interface into the Synchronous Processor Interface
Mode. Motorola 68000 processors typically have SYNCMD tied high if MCLK is
connected to the MPU clock source; Intel 8051 processors have SYNCMD tied
low (see
Table 2-7. Microprocessor Interface Operating Modes
MOTO*
0
0
1
1
SYNCMD
0
1
0
1
Description
Asynchronous Motorola, internal clock
Synchronous Motorola, external clock
Asynchronous Intel, internal clock
Synchronous Intel, external clock
2.5.3 Interrupt Requests
Interrupt Generation Block Diagram, details the interrupt generation
process. The INTR* output pin is an active low, open-drain type output which
provides a common interrupt request for all eight framers and the LIU serial
interface.
Each framer includes interrupt status registers (ISR[7:0]), interrupt enable
registers (IER[7:0]), and an interrupt request register (IRR). Events such as alarm
status changes and sync signals are latched in ISR registers until read by the
microprocessor. Each ISR bit has a corresponding IER bit used to enable or
disable interrupt generation. If enabled, an ISR event is reported in the
appropriate IRR bit.
2-56
Conexant
100054E