欢迎访问ic37.com |
会员登录 免费注册
发布采购

CX28398-22 参数 Datasheet PDF下载

CX28398-22图片预览
型号: CX28398-22
PDF下载: 下载PDF文件 查看货源
内容描述: 四核/ X16 /八路T1 / E1 / J1成帧器 [Quad/x16/Octal?T1/E1/J1 Framers]
分类和应用:
文件页数/大小: 305 页 / 1863 K
品牌: CONEXANT [ CONEXANT SYSTEMS, INC ]
 浏览型号CX28398-22的Datasheet PDF文件第129页浏览型号CX28398-22的Datasheet PDF文件第130页浏览型号CX28398-22的Datasheet PDF文件第131页浏览型号CX28398-22的Datasheet PDF文件第132页浏览型号CX28398-22的Datasheet PDF文件第134页浏览型号CX28398-22的Datasheet PDF文件第135页浏览型号CX28398-22的Datasheet PDF文件第136页浏览型号CX28398-22的Datasheet PDF文件第137页  
CX28394/28395/28398
Quad/x16/Octal—T1/E1/J1 Framers
3.0 Registers
3.3 Primary Control and Status Register
3.3 Primary Control and Status Register
001—Primary Control Register (CR0)
Unused bits are reserved and should be written to 0.
7
RESET
6
5
RINCF
4
RFRAME[3]
3
RFRAME[2]
2
RFRAME[1]
1
RFRAME[0]
0
T1/E1N
RESET
Framer Reset—When written to 1 by the microprocessor, RESET initiates an internal reset
process which initializes certain control registers to their default settings (see
The
internal reset process takes a maximum of 15
µ
sec.
The processor must not write to the control registers until the reset process is complete.
RESET remains active (1) during the reset process to allow the microprocessor to detect reset
completion. RESET also indicates a reset operation triggered by power-up, GRESET [FCR;
addr 080], or by an active low RST* pin. After RESET initialization, the following is true:
• System bus outputs (RSIGO, RPCMO, and SIGFRZ) are three-stated.
• Programmable I/O pins are configured as inputs.
• Framer control registers are set to their default values.
RINCF
Receiver Framer CRC6 include F-bit—Determines if the F-bit is included in the CRC6
remainder calculation in T1 mode (T1/E1N = 1). This bit is ignored in E1 mode (T1/E1N = 0).
0 = T1 ESF CRC6 calculation is performed on the
receive data including a 1 in place of the F-bit.
1 = TI ESF CRC6 transmit calculation is performed on
receive data including the F-bit.
100054E
Conexant
3-11