欢迎访问ic37.com |
会员登录 免费注册
发布采购

CX28398-22 参数 Datasheet PDF下载

CX28398-22图片预览
型号: CX28398-22
PDF下载: 下载PDF文件 查看货源
内容描述: 四核/ X16 /八路T1 / E1 / J1成帧器 [Quad/x16/Octal?T1/E1/J1 Framers]
分类和应用:
文件页数/大小: 305 页 / 1863 K
品牌: CONEXANT [ CONEXANT SYSTEMS, INC ]
 浏览型号CX28398-22的Datasheet PDF文件第85页浏览型号CX28398-22的Datasheet PDF文件第86页浏览型号CX28398-22的Datasheet PDF文件第87页浏览型号CX28398-22的Datasheet PDF文件第88页浏览型号CX28398-22的Datasheet PDF文件第90页浏览型号CX28398-22的Datasheet PDF文件第91页浏览型号CX28398-22的Datasheet PDF文件第92页浏览型号CX28398-22的Datasheet PDF文件第93页  
CX28394/28395/28398
Quad/x16/Octal—T1/E1/J1 Framers
2.0 Circuit Description
2.3 System Bus
2.3.4.4 Signaling Stack
The Receive Signaling Stack (RSTACK) allows the processor to quickly extract
signaling changes without polling every channel. RSTACK is activated on a
per-channel basis by setting the Received Signaling Stack (SIG_STK) control bit
in the Receive Per-Channel Control register [RPC0 to RPC31; addr 180 to 19F].
The signaling stack stores the channel and the A, B, C, and D signaling bits that
changed in the last multiframe. The stack has the capacity to store signaling
changes for all 24 (T1) or 30 (E1) PCM channels.
At the end of any multiframe where one or more ABCD signaling values have
changed, an interrupt occurs with RSIG set in the Timer Interrupt Status register
[ISR3; addr 008]. The processor then reads the Receive Signaling Stack [STACK;
addr 0DA] twice to retrieve the channel number (WORD = 0) and the new ABCD
value (WORD = 1), and continues to read from STACK until the MORE bit in
STACK is cleared, indicating the RSIG stack is empty.
Optionally, the processor can select RSIG interrupt (SET_RSIG; addr 0D7) to
occur at each multiframe boundary in T1 modes, regardless of signaling change.
This mode provides an interrupt aligned to the multiframe to read the RSIG
buffer, rather than to read RSTACK.
2.3.4.5 Embedded
Framing
Embedded framing mode bit (EMBED; addr 0D0) instructs the RSB to embed
framing bits in RPCMO while in T1 mode.
The Embedded mode supports ITU-T Recommendation G.802, which
describes how 24 T1 time slots and one framing bit (193 bits) are mapped to 32
E1 time slots (256 bits). This mapping is done by leaving TS0 and TS16
unassigned; by storing the 24 T1 time slots in TS1 to TS15, and TS17 to TS25;
and by storing the frame bit in bit 1 of TS26 (see
TS26 through
TS31 are also unassigned.
Figure 2-14. G.802 Embedded Framing
Frame A
RNRZ
F
A
1
2
14 15 16 17
23 24 F
B
1
2
Frame B
23 24 F
C
1
2
RPCMO
u
0
1
2
u
14 15 16 17 18
u u
24 25 26 27
u
31
0
1
2
F
B
X
X
X
X
X
X
X
E1 Framing
Time Slot
NOTE(S):
(1)
(2)
(3)
(4)
(5)
E1 Multiframe/Signalling
Time Slot
X = unused bits
u = unassigned time slot (see ASSIGN bit [addr 0E0 to 0FF])
F
A
= T1 frame bit, frame A
F
B
= T1 frame bit, frame B
F
C
= T1 frame bit, frame C
100054E
Conexant
2-31