欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY7C63413C-PVXC 参数 Datasheet PDF下载

CY7C63413C-PVXC图片预览
型号: CY7C63413C-PVXC
PDF下载: 下载PDF文件 查看货源
内容描述: 低速高I / O , 1.5 - Mbps的USB控制器 [Low-Speed High I/O, 1.5-Mbps USB Controller]
分类和应用: 控制器
文件页数/大小: 32 页 / 1264 K
品牌: CYPRESS [ CYPRESS SEMICONDUCTOR ]
 浏览型号CY7C63413C-PVXC的Datasheet PDF文件第5页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第6页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第7页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第8页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第10页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第11页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第12页浏览型号CY7C63413C-PVXC的Datasheet PDF文件第13页  
CY7C63413C
CY7C63513C
CY7C63613C
I/O Register Summary
I/O registers are accessed via the I/O Read (IORD) and I/O
Write (IOWR, IOWX) instructions. IORD reads the selected
port into the accumulator. IOWR writes data from the accumu-
Table 1. I/O Register Summary
Register Name
Port 0 Data
Port 1 Data
Port 2 Data
Port 3 Data
Port 0 Interrupt Enable
Port 1 Interrupt Enable
Port 2 Interrupt Enable
Port 3 Interrupt Enable
GPIO Configuration
USB Device Address A
EP A0 Counter Register
EP A0 Mode Register
EP A1 Counter Register
EP A1 Mode Register
EP A2 Counter Register
EP A2 Mode Register
USB Status & Control
Global Interrupt Enable
Endpoint Interrupt Enable
Timer (LSB)
Timer (MSB)
WDR Clear
DAC Data
DAC Interrupt Enable
DAC Interrupt Polarity
DAC Isink
Processor Status & Control
I/O Address
0x00
0x01
0x02
0x03
0x04
0x05
0x06
0x07
0x08
0x10
0x11
0x12
0x13
0x14
0x15
0x16
0x1F
0x20
0x21
0x24
0x25
0x26
0x30
0x31
0x32
0x38-0x3F
0xFF
Read/Write
R/W
R/W
R/W
R/W
W
W
W
W
R/W
R/W
R/W
R/W
R/W
R/C
R/W
R/C
R/W
R/W
R/W
R
R
W
R/W
W
W
W
R/W
GPIO Port 0
GPIO Port 1
GPIO Port 2
GPIO Port 3
Interrupt enable for pins in Port 0
Interrupt enable for pins in Port 1
Interrupt enable for pins in Port 2
Interrupt enable for pins in Port 3
GPIO Ports Configurations
USB Device Address A
USB Address A, Endpoint 0 counter register
USB Address A, Endpoint 0 configuration register
USB Address A, Endpoint 1 counter register
USB Address A, Endpoint 1 configuration register
USB Address A, Endpoint 2 counter register
USB Address A, Endpoint 2 configuration register
USB upstream port traffic status and control register
Global interrupt enable register
USB endpoint interrupt enables
Lower eight bits of free-running timer (1 MHz)
Upper four bits of free-running timer that are latched
when the lower eight bits are read.
Watch Dog Reset clear
DAC I/O
Interrupt enable for each DAC pin
Interrupt polarity for each DAC pin
One four bit sink current register for each DAC pin
Microprocessor status and control
Function
lator to the selected port. Indexed I/O Write (IOWX) adds the
contents of X to the address in the instruction to form the port
address and writes data from the accumulator to the specified
port. Note that specifying address 0 (e.g., IOWX 0h) means
the I/O port is selected solely by the contents of X.
Note:
2. DAC I/O Port not bonded out on CY7C63613C. See note on page 12 for firmware code needed for unused GPIO pins.
Document #: 38-08027 Rev. *B
Page 9 of 32