欢迎访问ic37.com |
会员登录 免费注册
发布采购

EDE1108AASE-5C-E 参数 Datasheet PDF下载

EDE1108AASE-5C-E图片预览
型号: EDE1108AASE-5C-E
PDF下载: 下载PDF文件 查看货源
内容描述: 1G比特组织为33554432字× 8银行DDR2 SDRAM 。 [1G bits DDR2 SDRAM organized as 33,554,432 words x 8 banks.]
分类和应用: 内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 65 页 / 670 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第12页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第13页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第14页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第15页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第17页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第18页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第19页浏览型号EDE1108AASE-5C-E的Datasheet PDF文件第20页  
EDE1104AASE, EDE1108AASE  
Pin Function  
CK, /CK (input pins)  
CK and /CK are differential clock inputs. All address and control input signals are sampled on the crossing of the  
positive edge of CK and negative edge of /CK. Output (read) data is referenced to the crossings of CK and /CK  
(both directions of crossing).  
/CS (input pin)  
All commands are masked when /CS is registered high. /CS provides for external rank selection on systems with  
multiple ranks. /CS is considered part of the command code.  
/RAS, /CAS, /WE (input pins)  
/RAS, /CAS and /WE (along with /CS) define the command being entered.  
A0 to A13 (input pins)  
Provided the row address for Active commands and the column address and Auto Precharge bit for Read/Write  
commands to select one location out of the memory array in the respective bank. The address inputs also provide  
the op-code during mode register set commands.  
[Address Pins Table]  
Address (A0 to A13)  
Notes  
Part number  
Row address  
AX0 to AX13  
AX0 to AX13  
Column address  
AY0 to AY9, AY11  
AY0 to AY9  
EDE1104AASE  
EDE1108AASE  
A10 (AP) (input pin)  
A10 is sampled during a precharge command to determine whether the precharge applies to one bank (A10 = low)  
or all banks (A10 = high). If only one bank is to be precharged, the bank is selected by BA0, BA1 and BA2.  
BA0, BA1, BA2 (input pins)  
BA0, BA1 and BA2 define to which bank an active, read, write or precharge command is being applied. BA0 also  
determines if the mode register or extended mode register is to be accessed during a MRS or EMRS cycle.  
[Bank Select Signal Table]  
BA0  
L
BA1  
L
BA2  
L
Bank 0  
Bank 1  
H
L
L
L
Bank 2  
H
H
L
L
Bank 3  
H
L
L
Bank 4  
H
H
H
H
Bank 5  
H
L
L
Bank 6  
H
H
Bank 7  
H
Remark: H: VIH. L: VIL.  
Data Sheet E0404E20 (Ver. 2.0)  
16