欢迎访问ic37.com |
会员登录 免费注册
发布采购

HM5264165FTT-75 参数 Datasheet PDF下载

HM5264165FTT-75图片预览
型号: HM5264165FTT-75
PDF下载: 下载PDF文件 查看货源
内容描述: LVTTL 64M SDRAM接口的133 MHz / 100 MHz的1 - Mword × 16位×4行/ 2 - Mword × 8位× 4银行/ 4 - Mword × 4位× 4银行PC / 133 , PC / 100 SDRAM [64M LVTTL interface SDRAM 133 MHz/100 MHz 1-Mword × 16-bit × 4-bank/2-Mword × 8-bit × 4-bank /4-Mword × 4-bit × 4-bank PC/133, PC/100 SDRAM]
分类和应用: 存储内存集成电路光电二极管动态存储器PC时钟
文件页数/大小: 65 页 / 498 K
品牌: ELPIDA [ ELPIDA MEMORY ]
 浏览型号HM5264165FTT-75的Datasheet PDF文件第7页浏览型号HM5264165FTT-75的Datasheet PDF文件第8页浏览型号HM5264165FTT-75的Datasheet PDF文件第9页浏览型号HM5264165FTT-75的Datasheet PDF文件第10页浏览型号HM5264165FTT-75的Datasheet PDF文件第12页浏览型号HM5264165FTT-75的Datasheet PDF文件第13页浏览型号HM5264165FTT-75的Datasheet PDF文件第14页浏览型号HM5264165FTT-75的Datasheet PDF文件第15页  
HM5264165F/HM5264805F/HM5264405F-75/A60/B60
Column address strobe and read command [READ]:
This command starts a read operation. In addition,
the start address of burst read is determined by the column address (AY0 to AY7; HM5264165F, AY0 to
AY8; HM5264805F, AY0 to AY9; HM5264405F) and the bank select address (BS). After the read operation,
the output buffer becomes High-Z.
Read with auto-precharge [READ A]:
This command automatically performs a precharge operation after a
burst read with a burst length of 1, 2, 4 or 8. When the burst length is full-page, this command is illegal.
Column address strobe and write command [WRIT]:
This command starts a write operation. When the
burst write mode is selected, the column address (AY0 to AY7; HM5264165F, AY0 to AY8; HM5264805F,
AY0 to AY9; HM5264405F) and the bank select address (A12/A13) become the burst write start address.
When the single write mode is selected, data is only written to the location specified by the column address
(AY0 to AY7; HM5264165F, AY0 to AY8; HM5264805F, AY0 to AY9; HM5264405F) and the bank select
address (A12/A13).
Write with auto-precharge [WRIT A]:
This command automatically performs a precharge operation after a
burst write with a length of 1, 2, 4 or 8, or after a single write operation. When the burst length is full-page,
this command is illegal.
Row address strobe and bank activate [ACTV]:
This command activates the bank that is selected by
A12/A13 (BS) and determines the row address (AX0 to AX11). When A12 and A13 are Low, bank 0 is
activated. When A12 is High and A13 is Low, bank 1 is activated. When A12 is Low and A13 is High, bank
2 is activated. When A12 and A13 are High, bank 3 is activated.
Precharge selected bank [PRE]:
This command starts precharge operation for the bank selected by
A12/A13. If A12 and A13 are Low, bank 0 is selected. If A12 is High and A13 is Low, bank 1 is selected. If
A12 is Low and A13 is High, bank 2 is selected. If A12 and A13 are High, bank 3 is selected.
Precharge all banks [PALL]:
This command starts a precharge operation for all banks.
Refresh [REF/SELF]:
This command starts the refresh operation. There are two types of refresh operation,
the one is auto-refresh, and the other is self-refresh. For details, refer to the CKE truth table section.
Mode register set [MRS]:
The SDRAM has a mode register that defines how it operates. The mode register
is specified by the address pins (A0 to A13) at the mode register set cycle. For details, refer to the mode
register configuration. After power on, the contents of the mode register are undefined, execute the mode
register set command to set up the mode register.
EO
L
Pr
Data Sheet E0135H10
od
uc
t
11