欢迎访问ic37.com |
会员登录 免费注册
发布采购

M52D32162A-7.5BG 参数 Datasheet PDF下载

M52D32162A-7.5BG图片预览
型号: M52D32162A-7.5BG
PDF下载: 下载PDF文件 查看货源
内容描述: 1米x 16Bit的X 2Banks同步DRAM [1M x 16Bit x 2Banks Synchronous DRAM]
分类和应用: 动态存储器
文件页数/大小: 30 页 / 768 K
品牌: ESMT [ ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC. ]
 浏览型号M52D32162A-7.5BG的Datasheet PDF文件第1页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第3页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第4页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第5页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第6页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第7页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第8页浏览型号M52D32162A-7.5BG的Datasheet PDF文件第9页  
ESMT
SDRAM
M52D32162A
1M x 16Bit x 2Banks
Synchronous DRAM
FEATURES
1.8V power supply
LVCMOS compatible with multiplexed address
Dual banks operation
MRS cycle with address key programs
-
CAS Latency (1, 2 & 3 )
-
Burst Length (1, 2, 4, 8 & full page)
-
Burst Type (Sequential & Interleave)
EMRS cycle with address key programs.
All inputs are sampled at the positive going edge of the
system clock
Burst Read Single-bit Write operation
Special Function Support.
-
PASR (Partial Array Self Refresh )
-
TCSR (Temperature compensated Self Refresh)
-
DS (Driver Strength)
DQM for masking
Auto & self refresh
64ms refresh period (4K cycle)
GENERAL DESCRIPTION
The M52D32162A is 33,554,432 bits synchronous high
data rate Dynamic RAM organized as 2 x 1,048,576 words
by 16 bits, fabricated with high performance CMOS
technology. Synchronous design allows precise cycle
control with the use of system clock I/O transactions are
possible on every clock cycle. Range of operating
frequencies, programmable burst length and programmable
latencies allow the same device to be useful for a variety of
high bandwidth, high performance memory system
applications.
ORDERING INFORMATION
Part NO.
MAX
Freq.
Package
Comments
Pb-free
Pb-free
Pb-free
Pb-free
M52D32162A -10TG 100MHz 54 PIN TSOP(II)
M52D32162A -7.5TG 133MHz 54 PIN TSOP(II)
M52D32162A -10BG 100MHz 54 Ball VFBGA
M52D32162A -7.5BG 133MHz 54 Ball VFBGA
PIN CONFIGURATION (TOP VIEW)
TOP View
V
DD
DQ0
V
DDQ
DQ1
DQ2
V
SSQ
DQ3
DQ4
V
DDQ
DQ5
DQ6
V
SSQ
DQ7
V
DD
LDQM
WE
CAS
RAS
CS
NC
BA
A
10
/AP
A
0
A
1
A
2
A
3
V
DD
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
V
SS
DQ1 5
V
S SQ
DQ1 4
DQ1 3
V
D DQ
DQ1 2
DQ1 1
V
S SQ
DQ1 0
DQ9
V
D DQ
DQ8
V
SS
NC
UDQM
CLK
CKE
NC
A
11
A
9
A
8
A
7
A
6
A
5
A
4
V
SS
1
2
54 Ball FVBGA(8mmx8mm)
3
4
5
6
7
8
9
A
V
S S
D Q1 5
V
S S Q
V
DDQ
DQ0
V
DD
B
DQ14
D Q1 3
V
DDQ
V
S S Q
DQ2
DQ1
C
DQ12
DQ11
V
SS Q
V
DDQ
DQ4
DQ3
D
DQ10
DQ9
V
DDQ
V
S SQ
DQ6
DQ5
E
DQ8
NC
V
SS
V
DD
LDQM
DQ7
F
UDQM
CLK
A11
CKE
A9
CAS
BA
RAS
NC
WE
G
NC
CS
H
A8
A7
A6
A0
A1
A1 0
J
V
SS
A5
A4
A9
A2
V
DD
Elite Semiconductor Memory Technology Inc.
Publication Date
:
May. 2007
Revision
:
1.4
2/30