欢迎访问ic37.com |
会员登录 免费注册
发布采购

EM638325 参数 Datasheet PDF下载

EM638325图片预览
型号: EM638325
PDF下载: 下载PDF文件 查看货源
内容描述: 2M ×32同步DRAM ( SDRAM ) [2M x 32 Synchronous DRAM (SDRAM)]
分类和应用: 动态存储器
文件页数/大小: 72 页 / 761 K
品牌: ETRON [ ETRON TECHNOLOGY, INC. ]
 浏览型号EM638325的Datasheet PDF文件第3页浏览型号EM638325的Datasheet PDF文件第4页浏览型号EM638325的Datasheet PDF文件第5页浏览型号EM638325的Datasheet PDF文件第6页浏览型号EM638325的Datasheet PDF文件第8页浏览型号EM638325的Datasheet PDF文件第9页浏览型号EM638325的Datasheet PDF文件第10页浏览型号EM638325的Datasheet PDF文件第11页  
EtronTech
T0
T1
T2
T3
CL K
COMMAND
READ A
NOP
NOP
NOP
2Mega x 32 SDRAM
T4
T5
T6
EM638325
T7
T8
NOP
NOP
NOP
NOP
NOP
CAS# latency=2
tCK2, DQ's
CAS# latency=3
tCK3, DQ's
DOUT A0
DOUT A1
DOUT A2
DOUT A3
DOUT A0
DOUT A1
DOUT A2
DOUT A3
Burst Read Operation(Burst Length = 4, CAS# Latency = 2, 3)
The read data appears on the DQs subject to the values on the DQM inputs two clocks earlier
(i.e. DQM latency is two clocks for output buffers). A read burst without the auto precharge function
may be interrupted by a subsequent Read or Write command to the same bank or the other active
bank before the end of the burst length. It may be interrupted by a BankPrecharge/ PrechargeAll
command to the same bank too. The interrupt coming from the Read command can occur on any
clock cycle following a previous Read command (refer to the following figure).
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
COMMAND
READ A
READ B
NOP
NOP
NOP
NOP
NOP
NOP
NOP
CAS# latency=2
tCK2, DQ's
CAS# latency=3
tCK3, DQ's
DOUT A0
DOUT B0
DOUT B1
DOUT B2
DOUT B3
DOUT A0
DOUT B0
DOUT B1
DOUT B2
DOUT B3
Read Interrupted by a Read (Burst Length = 4, CAS# Latency = 2, 3)
The DQM inputs are used to avoid I/O contention on the DQ pins when the interrupt comes from
a Write command. The DQMs must be asserted (HIGH) at least two clocks prior to the Write
command to suppress data-out on the DQ pins. To guarantee the DQ pins against I/O contention, a
single cycle with high-impedance on the DQ pins must occur between the last read data and the
Write command (refer to the following three figures). If the data output of the burst read occurs at the
second clock of the burst write, the DQMs must be asserted (HIGH) at least one clock prior to the
Write command to avoid internal bus contention.
Preliminary
7
Rev 1.4
Oct. 2005