XRT73LC04A
4 CHANNEL DS3/E3/STS-1 LINE INTERFACE UNIT
OCTOBER 2003
REV. 1.0.1
GENERAL DESCRIPTION
The XRT73LC04A, 4-Channel, DS3/E3/STS-1 Line
Interface Unit is a low power CMOS version of the
XRT73L04A and consists of four independent line
transmitters and receivers integrated on a single chip
designed for DS3, E3 or SONET STS-1 applications.
Each channel of the XRT73LC04A can be configured
to support the E3 (34.368 Mbps), DS3 (44.736 Mbps)
or the SONET STS-1 (51.84 Mbps) rates. Each
channel can be configured to operate in a mode/data
rate that is independent of the other channels.
In the transmit direction, each channel encodes input
data to either B3ZS (DS3/STS-1) or HDB3 (E3) for-
mat and converts the data into the appropriate pulse
shapes for transmission over coaxial cable via a 1:1
transformer.
In the receive direction, the XRT73LC04A performs
equalization on incoming signals, performs Clock Re-
covery, decodes data from either B3ZS or HDB3 for-
mat, converts the receive data into TTL/CMOS for-
mat, checks for LOS or LOL conditions and detects
and declares the occurrence of Line Code Violations.
FEATURES
•
Incorporates an improved Timing Recovery circuit
and is pin and functional compatible to XRT73L04A
•
Meets E3/DS3/STS-1 Jitter Tolerance Require-
ments
•
Contains a 4-Wire Microprocessor Serial Interface
•
Full Loop-Back Capability
•
Transmit and Receive Power Down Modes
•
Full Redundancy Support
•
Uses Minimum External components
•
Single +3.3V Power Supply
•
Low Power CMOS design
•
5V tolerant I/O
•
-40°C to +85°C Operating Temperature Range
•
Available in a Thermally Enhanced 144 pin LQFP
package
APPLICATIONS
•
Digital Cross Connect Systems
•
CSU/DSU Equipment
•
Routers
•
Fiber Optic Terminals
•
Multiplexers
•
ATM Switches
F
IGURE
1. XRT73LC04A B
LOCK
D
IAGRAM
E3_(n)
STS-1/DS3_(n)
Host/(HW)
RLOL_(n) EXClk_(n)
RxOFF
RxClkINV
RTIP_(n)
RRing_(n)
REQEN_(n)
AGC/
Equalizer
Peak
Detector
Slicer
Clock
Recovery
Data
Recovery
Invert
RxClk_(n)
LOSTHR
SDI
SDO
SClk
CS/(SR/DR)
REGR
Serial
Processor
Interface
LOS Detector
HDB3/
B3ZS
Decoder
RPOS_(n)
RNEG_(n)/
(LCV_(n))
RLOS_(n)
Loop MUX
LLB_(n)
RLB_(n)
TAOS_(n)
TTIP_(n)
Pulse
Shaping
TRing_(n)
MTIP_(n)
MRing_(n)
DMO_(n)
Tx
Control
HDB3/
B3ZS
Encoder
Transmit
Logic
Duty Cycle Adjust
TPData_(n)
TNData_(n)
TxClk_(n)
TxLEV_(n)
TxOFF
Device
Monitor
Channel 0
Channel 1
Channel 2
Channel 3
Notes: 1. (n) = 0, 1, 2 , or 3 for respective Channels
2. Serial Processor Interface input pins are shared by the four Channels in HOST Mode and redefined in
Hardware Mode.
Exar
Corporation 48720 Kato Road, Fremont CA, 94538
•
(510) 668-7000
•
FAX (510) 668-7017
•
www.exar.com