欢迎访问ic37.com |
会员登录 免费注册
发布采购

X24C02MMG-2.7 参数 Datasheet PDF下载

X24C02MMG-2.7图片预览
型号: X24C02MMG-2.7
PDF下载: 下载PDF文件 查看货源
内容描述: 串行E2PROM [Serial E2PROM]
分类和应用: 可编程只读存储器
文件页数/大小: 16 页 / 294 K
品牌: ICMIC [ IC MICROSYSTEMS ]
 浏览型号X24C02MMG-2.7的Datasheet PDF文件第2页浏览型号X24C02MMG-2.7的Datasheet PDF文件第3页浏览型号X24C02MMG-2.7的Datasheet PDF文件第4页浏览型号X24C02MMG-2.7的Datasheet PDF文件第5页浏览型号X24C02MMG-2.7的Datasheet PDF文件第7页浏览型号X24C02MMG-2.7的Datasheet PDF文件第8页浏览型号X24C02MMG-2.7的Datasheet PDF文件第9页浏览型号X24C02MMG-2.7的Datasheet PDF文件第10页  
X24C02  
Flow 1. ACK Polling Sequence  
Page Write  
The X24C02 is capable of a four byte page write operation.  
It is initiated in the same manner as the byte write  
operation, but instead of terminating the write cycle after  
the first data word is transferred, the master can transmit  
WRITE OPERATION  
COMPLETED  
ENTER ACK POLLING  
up to three more words. After the receipt of each word, the  
X24C02 will respond with an acknowledge.  
After the receipt of each word, the two low order address  
bits are internally incremented by one. The high order six  
ISSUE  
START  
bits of the address remain constant. If the master should  
transmit more than four words prior to generating the stop  
condition, the address counter will “roll over” and the  
previously written data will be overwritten. As with the byte  
ISSUE SLAVE  
ADDRESS AND R/W = 0  
ISSUE STOP  
write operation, all inputs are disabled until completion  
of the internal write cycle. Refer to Figure 6 for the address  
acknowledge and data transfer sequence.  
ACK  
RETURNED?  
NO  
Acknowledge Polling  
The disabling of the inputs, during the internal write  
operation, can be used to take advantage of the typical  
YES  
NEXT  
OPERATION  
A WRITE?  
5 ms write cycle time. Once the stop condition is issued  
to indicate the end of the host’s write operation the  
NO  
X24C02 initiates the internal write cycle. ACK polling  
can be initiated immediately. This involves issuing the  
YES  
start condition followed by the slave address for a write  
operation. If the X24C02 is still busy with the write  
ISSUE BYTE  
ADDRESS  
operation no ACK will be returned. If the X24C02 has  
completed the write operation an ACK will be returned  
ISSUE STOP  
PROCEED  
and the master can then proceed with the next read or write  
operation.  
READ OPERATIONS  
PROCEED  
Read operations are initiated in the same manner as  
write operations with the exception that the R/W bit of the  
slave address is set to a one. There are three basic read  
operations: current address read, random read and  
3838 FHD F12  
sequential read.  
It should be noted that the ninth clock cycle of the read  
operation is not a “don’t care.” To terminate a read  
operation, the master must either issue a stop condition  
during the ninth cycle or hold SDA HIGH during the ninth  
clock cycle and then issue a stop condition.  
6