欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX25V8035MI-15G 参数 Datasheet PDF下载

MX25V8035MI-15G图片预览
型号: MX25V8035MI-15G
PDF下载: 下载PDF文件 查看货源
内容描述: 4M- BIT [ ×1 / ×2 / ×4 ] 2.5V的CMOS串行闪存 [4M-BIT [x 1/x 2/x 4] 2.5V CMOS SERIAL FLASH]
分类和应用: 闪存
文件页数/大小: 54 页 / 2264 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX25V8035MI-15G的Datasheet PDF文件第10页浏览型号MX25V8035MI-15G的Datasheet PDF文件第11页浏览型号MX25V8035MI-15G的Datasheet PDF文件第12页浏览型号MX25V8035MI-15G的Datasheet PDF文件第13页浏览型号MX25V8035MI-15G的Datasheet PDF文件第15页浏览型号MX25V8035MI-15G的Datasheet PDF文件第16页浏览型号MX25V8035MI-15G的Datasheet PDF文件第17页浏览型号MX25V8035MI-15G的Datasheet PDF文件第18页  
MX25V4035  
MX25V8035  
DEVICE OPERATION  
1. Before a command is issued, status register should be checked to ensure device is ready for the intended op-  
eration.  
2. When incorrect command is inputted to this LSI, this LSI becomes standby mode and keeps the standby mode  
until next CS# falling edge. In standby mode, SO pin of this LSI should be High-Z.  
3. When correct command is inputted to this LSI, this LSI becomes active mode and keeps the active mode until  
next CS# rising edge.  
4. Input data is latched on the rising edge of Serial Clock(SCLK) and data shifts out on the falling edge of SCLK.  
The difference of Serial mode 0 and mode 3 is shown as Figure 1. "Serial Modes Supported".  
5. For the following instructions: RDID, RDSR, RDSCUR, READ, FAST_READ, 2READ, 4READ,RES, REMS,  
REMS2 and REMS4 the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data  
being shifted out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE, BE32K, BE,  
CE, PP, 4PP, CP, RDP, DP, ENSO, EXSO,and WRSCUR, the CS# must go high exactly at the byte boundary;  
otherwise, the instruction will be rejected and not executed.  
6. During the progress of Write Status Register, Program, Erase operation, to access the memory array is neglect-  
ed and not affect the current operation of Write Status Register, Program, Erase.  
Figure 1. Serial Modes Supported  
CPOL CPHA  
shift in  
shift out  
SCLK  
SCLK  
(Serial mode 0)  
(Serial mode 3)  
0
1
0
1
(data input) SIO0:SIO3  
(data input) SIO0:SIO3  
MSB  
MSB  
Note:  
CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not  
transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is  
supported.  
P/N: PM1468  
REV. 0.01, FEB. 13, 2009  
14