512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM
Functional Block Diagrams
Figure 3:
16 Meg x 32 SDRAM
CKE
CLK
CS#
WE#
CAS#
RAS#
CONTROL
LOGIC
BA1
0
0
1
1
BA0
0
1
0
1
Bank
0
1
2
3
COMMAND
DECODE
BANK3
BANK2
BANK1
EXT MODE
REGISTER
MODE REGISTER
REFRESH 13
COUNTER
BANK0
ROW-
ADDRESS
8,192
LATCH
AND
DECODER
13
13
ROW-
ADDRESS
MUX
13
BANK0
MEMORY
ARRAY
(8,192 x 512 x 32)
4
4
DQM0–3
SENSE AMPLIFIERS
32
16,384
DATA
OUTPUT
REGISTER
2
A0–A12,
BA0, BA1
15
ADDRESS
REGISTER
2
BANK
CONTROL
LOGIC
I/O GATING
DQM MASK LOGIC
READ DATA LATCH
WRITE DRIVERS
32
32
DQ0–
DQ31
512
(x32)
DATA
INPUT
REGISTER
COLUMN
DECODER
COLUMN-
ADDRESS
COUNTER/
LATCH
9
9
PDF: 09005aef81ca5de4/Source: 09005aef81ca5e03
MT48H32M16LF_1.fm - Rev. H 6/07 EN
7
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.