欢迎访问ic37.com |
会员登录 免费注册
发布采购

MT48LC4M32B2 参数 Datasheet PDF下载

MT48LC4M32B2图片预览
型号: MT48LC4M32B2
PDF下载: 下载PDF文件 查看货源
内容描述: 128MB : X32 SDRAM MT48LC4M32B2 â ???? 1梅格×32× 4银行 [128Mb: x32 SDRAM MT48LC4M32B2 – 1 Meg x 32 x 4 Banks]
分类和应用: 动态存储器
文件页数/大小: 79 页 / 3554 K
品牌: MICRON [ MICRON TECHNOLOGY ]
 浏览型号MT48LC4M32B2的Datasheet PDF文件第33页浏览型号MT48LC4M32B2的Datasheet PDF文件第34页浏览型号MT48LC4M32B2的Datasheet PDF文件第35页浏览型号MT48LC4M32B2的Datasheet PDF文件第36页浏览型号MT48LC4M32B2的Datasheet PDF文件第38页浏览型号MT48LC4M32B2的Datasheet PDF文件第39页浏览型号MT48LC4M32B2的Datasheet PDF文件第40页浏览型号MT48LC4M32B2的Datasheet PDF文件第41页  
128Mb: x32 SDRAM
Mode Register
Mode Register
The mode register defines the specific mode of operation, including burst length (BL),
burst type, CAS latency (CL), operating mode, and write burst mode. The mode register
is programmed via the LOAD MODE REGISTER command and retains the stored infor-
mation until it is programmed again or the device loses power.
Mode register bits M[2:0] specify the BL; M3 specifies the type of burst; M[6:4] specify
the CL; M7 and M8 specify the operating mode; M9 specifies the write burst mode; and
M10–Mn should be set to zero to ensure compatibility with future revisions. Mn + 1 and
Mn + 2 should be set to zero to select the mode register.
The mode registers must be loaded when all banks are idle, and the controller must wait
t
MRD before initiating the subsequent operation. Violating either of these requirements
will result in unspecified operation.
PDF: 09005aef80872800
128mb_x32_sdram.pdf - Rev. U 04/13 EN
37
Micron Technology, Inc. reserves the right to change products or specifications without notice.
©
2001 Micron Technology, Inc. All rights reserved.