欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADC0803LCN 参数 Datasheet PDF下载

ADC0803LCN图片预览
型号: ADC0803LCN
PDF下载: 下载PDF文件 查看货源
内容描述: 8位微处理器兼容A / D转换器 [8-Bit μP Compatible A/D Converters]
分类和应用: 转换器微处理器
文件页数/大小: 41 页 / 1132 K
品牌: NSC [ NATIONAL SEMICONDUCTOR ]
 浏览型号ADC0803LCN的Datasheet PDF文件第1页浏览型号ADC0803LCN的Datasheet PDF文件第2页浏览型号ADC0803LCN的Datasheet PDF文件第3页浏览型号ADC0803LCN的Datasheet PDF文件第4页浏览型号ADC0803LCN的Datasheet PDF文件第6页浏览型号ADC0803LCN的Datasheet PDF文件第7页浏览型号ADC0803LCN的Datasheet PDF文件第8页浏览型号ADC0803LCN的Datasheet PDF文件第9页  
ADC0801/ADC0802/ADC0803/ADC0804/ADC0805
AC Electrical Characteristics
(Continued)
Note 7:
The CS input is assumed to bracket the WR strobe input and therefore timing is dependent on the WR pulse width. An arbitrarily wide pulse width will hold
the converter in a reset mode and the start of conversion is initiated by the low to high transition of the WR pulse (see timing diagrams).
Note 8:
None of these A/Ds requires a zero adjust (see section 2.5.1). To obtain zero code at other analog input voltages see section 2.5 and
Figure 7.
Note 9:
The V
REF
/2 pin is the center point of a two-resistor divider connected from V
CC
to ground. In all versions of the ADC0801, ADC0802, ADC0803, and
ADC0805, and in the ADC0804LCJ, each resistor is typically 16 kΩ. In all versions of the ADC0804 except the ADC0804LCJ, each resistor is typically 2.2 kΩ.
Note 10:
Human body model, 100 pF discharged through a 1.5 kΩ resistor.
Typical Performance Characteristics
Logic Input Threshold Voltage
vs. Supply Voltage
Delay From Falling Edge of
RD to Output Data Valid
vs. Load Capacitance
CLK IN Schmitt Trip Levels
vs. Supply Voltage
DS005671-38
DS005671-39
DS005671-40
f
CLK
vs. Clock Capacitor
Full-Scale Error vs
Conversion Time
Effect of Unadjusted Offset Error
vs. V
REF
/2 Voltage
DS005671-41
DS005671-42
DS005671-43
Output Current vs
Temperature
Power Supply Current
vs Temperature
(Note 9)
Linearity Error at Low
V
REF
/2 Voltages
DS005671-44
DS005671-45
DS005671-46
5
www.national.com