欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P10-AVMN3TP/Y 参数 Datasheet PDF下载

M25P10-AVMN3TP/Y图片预览
型号: M25P10-AVMN3TP/Y
PDF下载: 下载PDF文件 查看货源
内容描述: 1兆位,串行闪存, 50MHz的SPI总线接口 [1 Mbit, serial Flash memory, 50 MHz SPI bus interface]
分类和应用: 闪存内存集成电路光电二极管时钟
文件页数/大小: 51 页 / 989 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第5页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第6页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第7页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第8页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第10页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第11页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第12页浏览型号M25P10-AVMN3TP/Y的Datasheet PDF文件第13页  
M25P10-A
SPI modes
3
SPI modes
These devices can be driven by a microcontroller with its SPI peripheral running in either of
the two following modes:
CPOL=0, CPHA=0
CPOL=1, CPHA=1
For these two modes, input data is latched in on the rising edge of Serial Clock (C), and
output data is available from the falling edge of Serial Clock (C).
The difference between the two modes, as shown in
is the clock polarity when the
bus master is in Standby mode and not transferring data:
C remains at 0 for (CPOL=0, CPHA=0)
C remains at 1 for (CPOL=1, CPHA=1)
Figure 3.
Bus master and memory devices on the SPI bus
V
SS
V
CC
R
SDO
SPI interface with
(CPOL, CPHA) =
(0, 0) or (1, 1)
SDI
SCK
C Q D
V
CC
V
SS
R
SPI memory
device
R
SPI memory
device
C Q D
V
CC
V
SS
R
SPI memory
device
C Q D
V
CC
V
SS
SPI Bus Master
CS3
CS2
CS1
S
W
HOLD
S
W
HOLD
S
W
HOLD
AI12836b
1. The Write Protect (W) and Hold (HOLD) signals should be driven, High or Low as appropriate.
shows an example of three devices connected to an MCU, on an SPI bus. Only one
device is selected at a time, so only one device drives the Serial Data output (Q) line at a
time, the other devices are high impedance. Resistors R (represented in
ensure
that the M25P10-A is not selected if the Bus Master leaves the S line in the high impedance
state. As the Bus Master may enter a state where all inputs/outputs are in high impedance
at the same time (for example, when the Bus Master is reset), the clock line (C) must be
connected to an external pull-down resistor so that, when all inputs/outputs become high
impedance, the S line is pulled High while the C line is pulled Low (thus ensuring that S and
C do not become High at the same time, and so, that the t
SHCH
requirement is met). The
typical value of R is 100 kΩ assuming that the time constant R*C
p
(C
p
= parasitic
,
capacitance of the bus line) is shorter than the time during which the Bus Master leaves the
SPI bus in high impedance.
9/51