欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25P16-VMW6T 参数 Datasheet PDF下载

M25P16-VMW6T图片预览
型号: M25P16-VMW6T
PDF下载: 下载PDF文件 查看货源
内容描述: 16兆位串行闪存, 75 MHz的SPI总线接口 [16 Mbit, serial Flash memory, 75 MHz SPI bus interface]
分类和应用: 闪存
文件页数/大小: 55 页 / 1057 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25P16-VMW6T的Datasheet PDF文件第20页浏览型号M25P16-VMW6T的Datasheet PDF文件第21页浏览型号M25P16-VMW6T的Datasheet PDF文件第22页浏览型号M25P16-VMW6T的Datasheet PDF文件第23页浏览型号M25P16-VMW6T的Datasheet PDF文件第25页浏览型号M25P16-VMW6T的Datasheet PDF文件第26页浏览型号M25P16-VMW6T的Datasheet PDF文件第27页浏览型号M25P16-VMW6T的Datasheet PDF文件第28页  
Instructions
M25P16
6.5
Write Status Register (WRSR)
The Write Status Register (WRSR) instruction allows new values to be written to the Status
Register. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded and
executed, the device sets the Write Enable Latch (WEL).
The Write Status Register (WRSR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code and the data byte on Serial Data input (D).
The instruction sequence is shown in
The Write Status Register (WRSR) instruction has no effect on b6, b5, b1 and b0 of the
Status Register. b6 and b5 are always read as 0.
Chip Select (S) must be driven High after the eighth bit of the data byte has been latched in.
If not, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select
(S) is driven High, the self-timed Write Status Register cycle (whose duration is t
W
) is
initiated. While the Write Status Register cycle is in progress, the Status Register may still
be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP)
bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed.
When the cycle is completed, the Write Enable Latch (WEL) is reset.
The Write Status Register (WRSR) instruction allows the user to change the values of the
Block Protect (BP2, BP1, BP0) bits, to define the size of the area that is to be treated as
read-only, as defined in
The Write Status Register (WRSR) instruction also allows
the user to set or reset the Status Register Write Disable (SRWD) bit in accordance with the
Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect
(W) signal allow the device to be put in the Hardware Protected mode (HPM). The Write
Status Register (WRSR) instruction is not executed once the Hardware Protected mode
(HPM) is entered.
Figure 12. Write Status Register (WRSR) instruction sequence
S
0
C
Instruction
Status
Register In
7
High Impedance
Q
AI02282D
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
D
6
5
4
3
2
1
0
MSB
24/55