欢迎访问ic37.com |
会员登录 免费注册
发布采购

M25PE40 参数 Datasheet PDF下载

M25PE40图片预览
型号: M25PE40
PDF下载: 下载PDF文件 查看货源
内容描述: 4兆位,页擦除串行闪存与字节变性, 75兆赫的SPI总线,标准引脚 [4 Mbit, page-erasable serial Flash memory with byte alterability, 75 MHz SPI bus, standard pinout]
分类和应用: 闪存
文件页数/大小: 62 页 / 1298 K
品牌: NUMONYX [ NUMONYX B.V ]
 浏览型号M25PE40的Datasheet PDF文件第26页浏览型号M25PE40的Datasheet PDF文件第27页浏览型号M25PE40的Datasheet PDF文件第28页浏览型号M25PE40的Datasheet PDF文件第29页浏览型号M25PE40的Datasheet PDF文件第31页浏览型号M25PE40的Datasheet PDF文件第32页浏览型号M25PE40的Datasheet PDF文件第33页浏览型号M25PE40的Datasheet PDF文件第34页  
Instructions
M25PE40
6.8
Note:
Read Lock Register (RDLR)
The Read Lock Register (RDLR) instruction is decoded only in the M25PE40 in the T9HX
process (see
The device is first selected by driving Chip Select (S) Low. The instruction code for the Read
Lock Register (RDLR) instruction is followed by a 3-byte address (A23-A0) pointing to any
location inside the concerned sector (or subsector). Each address bit is latched-in during
the rising edge of Serial Clock (C). Then the value of the Lock Register is shifted out on
Serial Data output (Q), each bit being shifted out, at a maximum frequency f
C
, during the
falling edge of Serial Clock (C).
The instruction sequence is shown in
The Read Lock Register (RDLR) instruction is terminated by driving Chip Select (S) High at
any time during data output.
Any Read Lock Register (RDLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Table 9.
Bit
b7-b4
‘1’
b1
Sector Lock
Down
‘0’
‘1’
b0
Sector Write
Lock
‘0’
Lock Registers
Bit name
Value
Reserved
The Write Lock and Lock Down bits cannot be changed. Once a
‘1’ is written to the Lock Down bit it cannot be cleared to ‘0’,
except by a reset or power-up.
The Write Lock and Lock Down bits can be changed by writing
new values to them (default value).
Write, Program and Erase operations in this sector will not be
executed. The memory contents will not be changed.
Write, Program and Erase operations in this sector are executed
and will modify the sector contents (default value).
Function
Figure 14. Read Lock Register (RDLR) instruction sequence and data-out sequence
S
0
C
Instruction
24-bit address
1
2
3
4
5
6
7
8
9 10
28 29 30 31 32 33 34 35 36 37 38 39
D
High Impedance
Q
23 22 21
MSB
3
2
1
0
Lock Register Out
7
6
5
4
3
2
1
0
MSB
AI10783
30/62