欢迎访问ic37.com |
会员登录 免费注册
发布采购

MSM518222A-40JS 参数 Datasheet PDF下载

MSM518222A-40JS图片预览
型号: MSM518222A-40JS
PDF下载: 下载PDF文件 查看货源
内容描述: 262214字×8位字段存储 [262,214-Word X 8-Bit Field Memory]
分类和应用: 存储
文件页数/大小: 17 页 / 190 K
品牌: OKI [ OKI ELECTRONIC COMPONETS ]
 浏览型号MSM518222A-40JS的Datasheet PDF文件第2页浏览型号MSM518222A-40JS的Datasheet PDF文件第3页浏览型号MSM518222A-40JS的Datasheet PDF文件第4页浏览型号MSM518222A-40JS的Datasheet PDF文件第5页浏览型号MSM518222A-40JS的Datasheet PDF文件第7页浏览型号MSM518222A-40JS的Datasheet PDF文件第8页浏览型号MSM518222A-40JS的Datasheet PDF文件第9页浏览型号MSM518222A-40JS的Datasheet PDF文件第10页  
¡ Semiconductor
MSM518222A
Read Operation
The read operation is controlled by three clocks, SRCK, RSTR, and RE. Read operation is
accomplished by cycling SRCK, and holding RE high after the read address pointer reset operation
or RSTR.
Each read operation, which begins after RSTR, must contain at least 80 active read cycles, i.e. SRCK
cycles while RE is high.
Read Reset : RSTR
The first positive transition of SRCK after RSTR becomes high resets the read address counters to
zero. RSTR setup and hold times are referenced to the rising edge of SRCK. Because the read reset
function is solely controlled by the SRCK rising edge after the high level of RSTR, the states of RE and
OE are ignored in the read reset cycle.
Before RSTR may be brought high again for a further reset operation, it must be low for at least *two
SRCK cycles.
Data Out : D
OUT
0 - 7
Read Clock : SRCK
Data is shifted out of the data registers. It is triggered by the rising edge of SRCK when RE is high
during a read operation. The SRCK input increments the internal read address pointer when RE is
high.
The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data
out is the same polarity as data in. The output becomes valid after the access time interval t
AC
that
begins with the rising edge of SRCK. *There are no output valid time restrictions on MSM518222A.
Read Enable : RE
The function of RE is to gate the SRCK clock for incrementing the read pointer. When RE is high
before the rising edge of SRCK, the read pointer is incremented. When RE is low, the read pointer
is not incremented. RE setup times (t
RENS
and t
RDSS
) and RE hold times (t
RENH
and t
RDSH
) are
referenced to the rising edge of the SRCK clock.
Output Enable : OE
OE is used to enable/disable the outputs. OE high level enables the outputs. The internal read
address pointer is always incremented by cycling SRCK regardless of the OE level. Note that OE
setup and hold times are referenced to the rising edge of SRCK.
6/16