欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18L512160BF-7.5 参数 Datasheet PDF下载

HYB18L512160BF-7.5图片预览
型号: HYB18L512160BF-7.5
PDF下载: 下载PDF文件 查看货源
内容描述: DRAM的移动应用512 - Mbit的移动-RAM [DRAMs for Mobile Applications 512-Mbit Mobile-RAM]
分类和应用: 动态存储器
文件页数/大小: 57 页 / 2043 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第5页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第6页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第7页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第8页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第10页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第11页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第12页浏览型号HYB18L512160BF-7.5的Datasheet PDF文件第13页  
Data Sheet.
HY[B/E]18L512160BF-7.5
512-Mbit Mobile-RAM
1. First, device core power (
V
DD
) and device IO power (
V
DDQ
) must be brought up simultaneously. Typically
V
DD
and
V
DDQ
are
driven from a single power converter output. Assert and hold CKE and DQM to a HIGH level.
2. After
V
DD
and
V
DDQ
are stable and CKE is HIGH, apply stable clocks.
3. Wait for 200µs while issuing NOP or DESELECT commands.
4. Issue a PRECHARGE ALL command, followed by NOP or DESELECT commands for at least
t
RP
period.
5. Issue two AUTO REFRESH commands, each followed by NOP or DESELECT commands for at least
t
RFC
period.
6. Issue two MODE REGISTER SET commands for programming the Mode Register and Extended Mode Register, each
followed by NOP or DESELECT commands for at least
t
MRD
period (the order in which both registers are programmed is
not important).
Following these steps, the Mobile-RAM is ready for normal operation.
2.2
Register Definition
2.2.1
Mode Register
The Mode Register is used to define the specific mode of operation of the Mobile-RAM. This definition includes:
• the selection of a burst length (bits A0-A2)
• a burst type (bit A3)
• a CAS latency (bits A4-A6)
• a write burst mode (bit A9)
The Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 0) and will retain the
stored information until it is programmed again or the device loses power.
The Mode Register must be loaded when all banks are idle. Also, the controller must wait the specified time before initiating
any subsequent operation. Violating either of these requirements results in unspecified operation.
Reserved states should not be used, as unknown operation or incompatibility with future versions may result.
TABLE 5
MR Mode Register Definition (BA[1:0] = 00
B
)
Field
WB
Bits
9
Type
w
Description
Write Burst Mode
0 Burst Write
1 Single Write
CAS Latency
010 2
011 3
Note: All other bit combinations are RESERVED.
CL
[6:4]
w
Rev. 1.22, 2006-12
01132005-06IU-IGVM
9