欢迎访问ic37.com |
会员登录 免费注册
发布采购

R2025S 参数 Datasheet PDF下载

R2025S图片预览
型号: R2025S
PDF下载: 下载PDF文件 查看货源
内容描述: 高精度I2C总线实时时钟模块 [High precision I2C-Bus Real-Time Clock Module]
分类和应用: 时钟
文件页数/大小: 47 页 / 563 K
品牌: RICOH [ RICOH ELECTRONICS DEVICES DIVISION ]
 浏览型号R2025S的Datasheet PDF文件第8页浏览型号R2025S的Datasheet PDF文件第9页浏览型号R2025S的Datasheet PDF文件第10页浏览型号R2025S的Datasheet PDF文件第11页浏览型号R2025S的Datasheet PDF文件第13页浏览型号R2025S的Datasheet PDF文件第14页浏览型号R2025S的Datasheet PDF文件第15页浏览型号R2025S的Datasheet PDF文件第16页  
R2025S/D
(5) CT2,CT1, and CT0
CT2
CT1
Periodic Interrupt Selection Bits
CT0
Wave form
mode
-
-
Pulse Mode
*1)
Pulse Mode
*1)
Level Mode
*2)
Level Mode
*2)
Level Mode
*2)
Level Mode
*2)
Description
Interrupt Cycle and Falling Timing
OFF(H)
Fixed at “L”
2Hz(Duty50%)
1Hz(Duty50%)
Once per 1 second (Synchronized with
second counter increment)
Once per 1 minute (at 00 seconds of
every minute)
Once per hour (at 00 minutes and 00
seconds of every hour)
Once per month (at 00 hours, 00
minutes,
and 00 seconds of first day of every
month)
(Default)
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
* 1) Pulse Mode: 2-Hz and 1-Hz clock pulses are output in synchronization with the increment of the second
counter as illustrated in the timing chart below.
CTFG Bit
/INTRA Pin
Approx. 92µs
(Increment of second counter)
Rewriting of the second counter
In the pulse mode, the increment of the second counter is delayed by approximately 92
µs
from the falling
edge of clock pulses. Consequently, time readings immediately after the falling edge of clock pulses may
appear to lag behind the time counts of the real-time clocks by approximately 1 second. Rewriting the
second counter will reset the other time counters of less than 1 second, driving the /INTRA pin low.
* 2) Level Mode: Periodic interrupt signals are output with selectable interrupt cycle settings of 1 second, 1
minute, 1 hour, and 1 month. The increment of the second counter is synchronized with the falling edge of
periodic interrupt signals. For example, periodic interrupt signals with an interrupt cycle setting of 1 second
are output in synchronization with the increment of the second counter as illustrated in the timing chart below.
CTFG Bit
/INTRA Pin
Setting CTFG bit to 0
(Increment of
second counter)
(Increment of
second counter)
Setting CTFG bit to 0
(Increment of
second counter)
12