欢迎访问ic37.com |
会员登录 免费注册
发布采购

K4H511638C-UCB3 参数 Datasheet PDF下载

K4H511638C-UCB3图片预览
型号: K4H511638C-UCB3
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB C-死DDR SDRAM规格 [512Mb C-die DDR SDRAM Specification]
分类和应用: 存储内存集成电路光电二极管动态存储器双倍数据速率时钟
文件页数/大小: 24 页 / 366 K
品牌: SAMSUNG [ SAMSUNG ]
 浏览型号K4H511638C-UCB3的Datasheet PDF文件第8页浏览型号K4H511638C-UCB3的Datasheet PDF文件第9页浏览型号K4H511638C-UCB3的Datasheet PDF文件第10页浏览型号K4H511638C-UCB3的Datasheet PDF文件第11页浏览型号K4H511638C-UCB3的Datasheet PDF文件第13页浏览型号K4H511638C-UCB3的Datasheet PDF文件第14页浏览型号K4H511638C-UCB3的Datasheet PDF文件第15页浏览型号K4H511638C-UCB3的Datasheet PDF文件第16页  
DDR SDRAM 512Mb C-die (x4, x8, x16)  
DDR SDRAM  
14.0 Detailed test condition for DDR SDRAM IDD1 & IDD7A  
IDD1 : Operating current: One bank operation  
1. Typical Case: Fro DDR200,266,333: Vdd = 2.5V, T=25’C; For DDR400: Vdd=2.6V,T=25’C  
Worst Case : Vdd = 2.7V, T= 10’c  
2. Only one bank is accessed with tRC(min), Burst Mode, Address and Control inputs on NOP edge are changing once  
per clock cycle. lout = 0mA  
3. Timing patterns  
- B0(133Mhz, CL=2.5) : tCK = 7.5ns, CL=2.5, BL=4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 6*tCK  
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing  
*50% of data changing at every burst  
- A2 (133Mhz, CL=2) : tCK = 7.5ns, CL=2, BL=4, tRCD = 3*tCK, tRC = 9*tCK, tRAS = 6*tCK  
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing  
*50% of data changing at every burst  
- B3(166Mhz, CL=2.5) : tCK=6ns, CL=2.5, BL=4, tRCD=3*tCK, tRC = 10*tCK, tRAS=7*tCK  
Read : A0 N N R0 N N P0 N N A0 N - repeat the same timing with random address changing  
*50% of data changing at every burst  
- CC(200Mhz,CL = 3) : tCK = 5ns, CL = 3, BL = 4, tRCD = 3*tCK , tRC = 11*tCK, tRAS = 8*tCK  
Read : A0 N N R0 N N N N P0 N N - repeat the same timing with random address changing  
*50% of data changing at every transfer  
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT  
IDD7A : Operating current: Four bank operation  
1. Typical Case: Fro DDR200,266,333: Vdd = 2.5V, T=25’C; For DDR400: Vdd=2.6V,T=25’C  
Worst Case : Vdd = 2.7V, T= 10’ C  
2. Four banks are being interleaved with tRC(min), Burst Mode, Address and Control inputs on NOP edge are not  
changing. lout = 0mA  
4. Timing patterns  
- B0(133Mhz, CL=2.5) : tCK = 7.5ns, CL=2.5, BL=4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing  
*50% of data changing at every burst  
- A2(133Mhz, CL=2) : tCK = 7.5ns, CL2=2, BL=4, tRRD = 2*tCK, tRCD = 3*tCK, Read with autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing  
*50% of data changing at every burst  
- B3(166Mhz,CL=2.5) : tCK=6ns, CL=2.5, BL=4, tRRD=2*tCK, tRCD=3*tCK, Read with autoprecharge  
Read : A0 N A1 R0 A2 R1 A3 R2 N R3 A0 N A1 R0 - repeat the same timing with random address changing  
*50% of data changing at every burst  
- CC(200Mhz,CL = 3) : tCK = 5ns, CL = 3, BL = 4, tRCD = 3*tCK , tRC = 11*tCK, tRAS = 8*tCK  
Read : A0 N N R0 N N N N P0 N N - repeat the same timing with random address changing  
*50% of data changing at every transfer  
Legend : A=Activate, R=Read, W=Write, P=Precharge, N=DESELECT  
Rev. 1.1 June. 2005