欢迎访问ic37.com |
会员登录 免费注册
发布采购

K7A803600B-QC14 参数 Datasheet PDF下载

K7A803600B-QC14图片预览
型号: K7A803600B-QC14
PDF下载: 下载PDF文件 查看货源
内容描述: 256Kx36和512Kx18位同步流水线突发SRAM [256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM]
分类和应用: 存储内存集成电路静态存储器时钟
文件页数/大小: 18 页 / 401 K
品牌: SAMSUNG [ SAMSUNG SEMICONDUCTOR ]
 浏览型号K7A803600B-QC14的Datasheet PDF文件第1页浏览型号K7A803600B-QC14的Datasheet PDF文件第2页浏览型号K7A803600B-QC14的Datasheet PDF文件第4页浏览型号K7A803600B-QC14的Datasheet PDF文件第5页浏览型号K7A803600B-QC14的Datasheet PDF文件第6页浏览型号K7A803600B-QC14的Datasheet PDF文件第7页浏览型号K7A803600B-QC14的Datasheet PDF文件第8页浏览型号K7A803600B-QC14的Datasheet PDF文件第9页  
K7A803609B
K7A801809B
256Kx36 & 512Kx18 Synchronous SRAM
256Kx36 & 512Kx18-bit Synchronous Pipelined Burst SRAM
FEATURES
• Synchronous Operation.
• 2 Stage Pipelined operation with 4 Burst.
• On-Chip Address Counter.
• Self-Timed Write Cycle.
• On-Chip Address and Control Registers.
• 3.3V+0.165V/-0.165V Power Supply.
• I/O Supply Voltage 3.3V+0.165V/-0.165V for 3.3V I/O
or 2.5V+0.4V/-0.125V for 2.5V I/O
• 5V Tolerant Inputs Except I/O Pins.
• Byte Writable Function.
• Global Write Enable Controls a full bus-width write.
• Power Down State via ZZ Signal.
• LBO Pin allows a choice of either a interleaved burst or a linear
burst.
• Three Chip Enables for simple depth expansion with No Data
Contention only for TQFP ; 2cycle Enable, 1cycle Disable.
• Asynchronous Output Enable Control.
• ADSP, ADSC, ADV Burst Control Pins.
• TTL-Level Three-State Output.
• 100-TQFP-1420A
• Operating in commeical and industrial temperature range.
GENERAL DESCRIPTION
The K7A803609B and K7A801809B are 9,437,184-bit Syn-
chronous Static Random Access Memory designed for high
performance second level cache of Pentium and Power PC
based System.
It is organized as 256K(512K) words of 36(18) bits and inte-
grates address and control registers, a 2-bit burst address
counter and added some new functions for high perfor-
mance cache RAM applications; GW, BW, LBO, ZZ. Write
cycles are internally self-timed and synchronous.
Full bus-width write is done by GW, and each byte write is
performed by the combination of WEx and BW when GW is
high. And with CS
1
high, ADSP is blocked to control signals.
Burst cycle can be initiated with either the address status
processor(ADSP) or address status cache controller(ADSC)
inputs. Subsequent burst addresses are generated inter-
nally in the system′s burst sequence and are controlled by
the burst address advance(ADV) input.
LBO pin is DC operated and determines burst sequence(lin-
ear or interleaved).
ZZ pin controls Power Down State and reduces Stand-by
current regardless of CLK.
The K7A803609B and K7A801809B are fabricated using
SAMSUNG′s high performance CMOS technology and is
available in a 100pin TQFP and Multiple power and ground
pins are utilized to minimize ground bounce.
FAST ACCESS TIMES
PARAMETER
Cycle Time
Clock Access Time
Output Enable Access Time
Symbol
tCYC
tCD
tOE
-25
4.0
2.6
2.6
Unit
ns
ns
ns
LOGIC BLOCK DIAGRAM
CLK
LBO
CONTROL
REGISTER
ADV
ADSC
256Kx36 , 512Kx18
MEMORY
ARRAY
BURST CONTROL
LOGIC
BURST
ADDRESS
COUNTER
A
0
~A
1
A′
0
~A′
1
ADSP
A
0
~A
17
or A
0
~A
18
ADDRESS
REGISTER
A
2
~A
17
or A
2
~A
18
CS
1
CS
2
CS
2
GW
BW
WEx
(x=a,b,c,d or a,b)
OE
ZZ
DATA-IN
REGISTER
CONTROL
REGISTER
CONTROL
LOGIC
OUTPUT
REGISTER
BUFFER
DQa0 ~ DQd7 or DQa0 ~ DQb7
DQP
a
,DQP
b
DQPa ~ DQPd
-3-
Nov. 2003
Rev 3.0