欢迎访问ic37.com |
会员登录 免费注册
发布采购

K7N403601B-QC13 参数 Datasheet PDF下载

K7N403601B-QC13图片预览
型号: K7N403601B-QC13
PDF下载: 下载PDF文件 查看货源
内容描述: 128Kx36和256Kx18流水线NtRAMTM [128Kx36 & 256Kx18 Pipelined NtRAMTM]
分类和应用: 存储内存集成电路静态存储器时钟
文件页数/大小: 18 页 / 388 K
品牌: SAMSUNG [ SAMSUNG SEMICONDUCTOR ]
 浏览型号K7N403601B-QC13的Datasheet PDF文件第2页浏览型号K7N403601B-QC13的Datasheet PDF文件第3页浏览型号K7N403601B-QC13的Datasheet PDF文件第4页浏览型号K7N403601B-QC13的Datasheet PDF文件第5页浏览型号K7N403601B-QC13的Datasheet PDF文件第7页浏览型号K7N403601B-QC13的Datasheet PDF文件第8页浏览型号K7N403601B-QC13的Datasheet PDF文件第9页浏览型号K7N403601B-QC13的Datasheet PDF文件第10页  
K7N403609B
K7N401809B
FUNCTION DESCRIPTION
128Kx36 & 256Kx18 Pipelined NtRAM
TM
The K7N403609B and K7N401809B are NtRAM
TM
designed to sustain 100% bus bandwidth by eliminating turnaround cycle when
there is transition from Read to Write, or vice versa.
All inputs (with the exception of OE, LBO and ZZ) are synchronized to rising clock edges.
All read, write and deselect cycles are initiated by the ADV input. Subsequent burst addresses can be internally generated by the
burst advance pin (ADV). ADV should be driven to Low once the device has been deselected in order to load a new address for next
operation.
Clock Enable(CKE) pin allows the operation of the chip to be suspended as long as necessary. When CKE is high, all synchronous
inputs are ignored and the internal device registers will hold their previous values.
NtRAM
TM
latches external address and initiates a cycle, when CKE, ADV are driven to low and all three chip enables(CS
1
, CS
2
, CS
2
)
are active .
Output Enable(OE) can be used to disable the output at any given time.
Read operation is initiated when at the rising edge of the clock, the address presented to the address inputs are latched in the
address register, CKE is driven low, all three chip enables(CS
1
, CS
2
, CS
2
) are active, the write enable input signals WE are driven
high, and ADV driven low.The internal array is read between the first rising edge and the second rising edge of the clock and the data
is latched in the output register. At the second clock edge the data is driven out of the SRAM. Also during read operation OE must
be driven low for the device to drive out the requested data.
Write operation occurs when WE is driven low at the rising edge of the clock. BW[d:a] can be used for byte write operation. The pipe-
lined NtRAM
TM
uses a late-late write cycle to utilize 100% of the bandwidth.
At the first rising edge of the clock, WE and address are registered, and the data associated with that address is required two cycle
later.
Subsequent addresses are generated by ADV High for the burst access as shown below. The starting point of the burst seguence is
provided by the external address. The burst address counter wraps around to its initial state upon completion.
The burst sequence is determined by the state of the LBO pin. When this pin is low, linear burst sequence is selected.
And when this pin is high, Interleaved burst sequence is selected.
During normal operation, ZZ must be driven low. When ZZ is driven high, the SRAM will enter a Power Sleep Mode after 2 cycles. At
this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM normally operates after 2 cycles of wake up
time.
BURST SEQUENCE TABLE
LBO PIN
HIGH
First Address
Case 1
A
1
0
0
1
1
A
0
0
1
0
1
A
1
0
0
1
1
Case 2
A
0
1
0
1
0
A
1
1
1
0
0
Case 3
(Interleaved Burst, LBO=High)
Case 4
A
0
0
1
0
1
A
1
1
1
0
0
A
0
1
0
1
0
Fourth Address
Note :
1. LBO pin must be tied to High or Low, and Floating State must not be allowed
.
BQ TABLE
LBO PIN
LOW
First Address
Case 1
A
1
0
0
1
1
A
0
0
1
0
1
A
1
0
1
1
0
Case 2
A
0
1
0
1
0
A
1
1
1
0
0
Case 3
(Linear Burst, LBO=Low)
Case 4
A
0
0
1
0
1
A
1
1
0
0
1
A
0
1
0
1
0
Fourth Address
Note :
1. LBO pin must be tied to High or Low, and Floating State must not be allowed
.
-6-
Nov. 2003
Rev 2.0