C8051F80x-83x
CIP-51 8051
Port I/O Configuration
Controller Core
Power On
Reset
P0.0/VREF
P0.1/AGND
P0.2/XTAL1
P0.3/XTAL2
P0.4/TX
P0.5/RX
P0.6/CNVSTR
P0.7
Digital Peripherals
Flash Memory
‘F804, ‘F810: 16 kB
‘F816, ‘F822: 8 kB
UART
Reset
Port 0
Drivers
Timers
0, 1
256 Byte RAM
Debug /
Programming
Hardware
RST/C2CK
256 Byte XRAM
Timer 2 /
Priority
RTC
P1.0
P1.1
P1.2
P1.3
Crossbar
P2.0/C2D
Decoder
PCA/
WDT
Port 1
Drivers
SMBus
Peripheral
Power
SFR
Bus
SPI
Core Power
P2.0/C2D
VDD
GND
Regulator
Crossbar Control
Port 2
Drivers
Analog
SYSCLK
8 Channels
Capacitive
Sense
Peripherals
A
M
U
X
Precision
Internal
Oscillator
+
-
VREG Output
Comparator
VDD
External
Clock
Circuit
XTAL1
XTAL2
(‘F804, ‘F816 Only)
VREG Output
VREF
A
M
U
X
10-bit
VDD
12 Channels
500 ksps
ADC
System Clock
Configuration
Temp Sensor
Figure 1.5. C8051F804, C8051F810, C8051F816, C8051F822 Block Diagram
20
Rev. 1.0