欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1010-A-GM 参数 Datasheet PDF下载

SI1010-A-GM图片预览
型号: SI1010-A-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 16/8 KB ,第12/ 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 16/8 kB, 12/10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 384 页 / 2424 K
品牌: SILICON [ SILICON ]
 浏览型号SI1010-A-GM的Datasheet PDF文件第216页浏览型号SI1010-A-GM的Datasheet PDF文件第217页浏览型号SI1010-A-GM的Datasheet PDF文件第218页浏览型号SI1010-A-GM的Datasheet PDF文件第219页浏览型号SI1010-A-GM的Datasheet PDF文件第221页浏览型号SI1010-A-GM的Datasheet PDF文件第222页浏览型号SI1010-A-GM的Datasheet PDF文件第223页浏览型号SI1010-A-GM的Datasheet PDF文件第224页  
Si1010/1/2/3/4/5  
21.1. Port I/O Modes of Operation  
Port pins P0.0–P1.6 use the Port I/O cell shown in Figure 21.2. Each Port I/O cell can be configured by  
software for analog I/O or digital I/O using the PnMDIN registers. On reset, all Port I/O cells default to a dig-  
ital high impedance state with weak pull-ups enabled.  
21.1.1. Port Pins Configured for Analog I/O  
Any pins to be used as Comparator or ADC input, external oscillator input/output, or AGND, VREF, or Cur-  
rent Reference output should be configured for analog I/O (PnMDIN.n = 0). When a pin is configured for  
analog I/O, its weak pullup and digital receiver are disabled. In most cases, software should also disable  
the digital output drivers. Port pins configured for analog I/O will always read back a value of 0 regardless  
of the actual voltage on the pin.  
Configuring pins as analog I/O saves power and isolates the Port pin from digital interference. Port pins  
configured as digital inputs may still be used by analog peripherals; however, this practice is not recom-  
mended and may result in measurement errors.  
21.1.2. Port Pins Configured For Digital I/O  
Any pins to be used by digital peripherals (UART, SPI, SMBus, etc.), external digital event capture func-  
tions, or as GPIO should be configured as digital I/O (PnMDIN.n = 1). For digital I/O pins, one of two output  
modes (push-pull or open-drain) must be selected using the PnMDOUT registers.  
Push-pull outputs (PnMDOUT.n = 1) drive the Port pad to the VDD_MCU/DC+ or GND supply rails based  
on the output logic value of the Port pin. Open-drain outputs have the high side driver disabled; therefore,  
they only drive the Port pad to GND when the output logic value is 0 and become high impedance inputs  
(both high and low drivers turned off) when the output logic value is 1.  
When a digital I/O cell is placed in the high impedance state, a weak pull-up transistor pulls the Port pad to  
the VDD_MCU/DC+ supply voltage to ensure the digital input is at a defined logic state. Weak pull-ups are  
disabled when the I/O cell is driven to GND to minimize power consumption and may be globally disabled  
by setting WEAKPUD to 1. The user must ensure that digital I/O are always internally or externally pulled  
or driven to a valid logic state. Port pins configured for digital I/O always read back the logic state of the  
Port pad, regardless of the output logic value of the Port pin.  
WEAKPUD  
(Weak Pull-Up Disable)  
PnMDOUT.x  
(1 for push-pull)  
(0 for open-drain)  
VDD_MCU/DC+  
(WEAK)  
VDD_MCU/DC+  
XBARE  
(Crossbar  
Enable)  
PORT  
PAD  
Pn.x – Output  
Logic Value  
(Port Latch or  
Crossbar)  
PnMDIN.x  
(1 for digital)  
(0 for analog)  
GND  
To/From Analog  
Peripheral  
Pn.x – Input Logic Value  
(Reads 0 when pin is configured as an analog I/O)  
Figure 21.2. Port I/O Cell Block Diagram  
220  
Rev. 1.0