欢迎访问ic37.com |
会员登录 免费注册
发布采购

SI1010-A-GM 参数 Datasheet PDF下载

SI1010-A-GM图片预览
型号: SI1010-A-GM
PDF下载: 下载PDF文件 查看货源
内容描述: 超低功耗, 16/8 KB ,第12/ 10位ADC, MCU ,集成了240-960兆赫的EZRadioPRO收发器 [Ultra Low Power, 16/8 kB, 12/10-Bit ADC MCU with Integrated 240-960 MHz EZRadioPRO Transceiver]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 384 页 / 2424 K
品牌: SILICON [ SILICON ]
 浏览型号SI1010-A-GM的Datasheet PDF文件第219页浏览型号SI1010-A-GM的Datasheet PDF文件第220页浏览型号SI1010-A-GM的Datasheet PDF文件第221页浏览型号SI1010-A-GM的Datasheet PDF文件第222页浏览型号SI1010-A-GM的Datasheet PDF文件第224页浏览型号SI1010-A-GM的Datasheet PDF文件第225页浏览型号SI1010-A-GM的Datasheet PDF文件第226页浏览型号SI1010-A-GM的Datasheet PDF文件第227页  
Si1010/1/2/3/4/5  
21.3. Priority Crossbar Decoder  
The Priority Crossbar Decoder assigns a Port I/O pin to each software selected digital function using the  
fixed peripheral priority order shown in Figure 21.3. The registers XBR0, XBR1, and XBR2 defined in SFR  
Definition 21.1, SFR Definition 21.2, and SFR Definition 21.3 are used to select digital functions in the  
Crossbar. The Port pins available for assignment by the Crossbar include all Port pins (P0.0–P1.6) which  
have their corresponding bit in PnSKIP set to 0.  
From Figure 21.3, the highest priority peripheral is UART0. If UART0 is selected in the Crossbar (using the  
XBRn registers), then P0.4 and P0.5 will be assigned to UART0. The next highest priority peripheral is  
SPI1. If SPI1 is selected in the Crossbar, then P1.0–P1.3 will be assigned to SPI1. The user should ensure  
that the pins to be assigned by the Crossbar have their PnSKIP bits set to 0.  
For all remaining digital functions selected in the Crossbar, starting at the top of Figure 21.3 going down,  
the least-significant unskipped, unassigned Port pin(s) are assigned to that function. If a Port pin is already  
assigned (e.g., UART0 or SPI1 pins), or if its PnSKIP bit is set to 1, then the Crossbar will skip over the pin  
and find next available unskipped, unassigned Port pin. All Port pins used for analog functions, GPIO, or  
dedicated digital functions such as the EMIF should have their PnSKIP bit set to 1.  
Figure 21.3 shows the Crossbar Decoder priority with no Port pins skipped (P0SKIP, P1SKIP = 0x00);  
Figure 21.4 shows the Crossbar Decoder priority with the External Oscillator pins (XTAL1 and XTAL2)  
skipped (P0SKIP = 0x0C).  
Notes:  
The Crossbar must be enabled (XBARE = 1) before any Port pin is used as a digital output. Port output  
drivers are disabled while the Crossbar is disabled.  
When SMBus is selected in the Crossbar, the pins associated with SDA and SCL will automatically be  
forced into open-drain output mode regardless of the PnMDOUT setting.  
SPI0 can be operated in either 3-wire or 4-wire modes, depending on the state of the NSSMD1-  
NSSMD0 bits in register SPI0CN. The NSS signal is only routed to a Port pin when 4-wire mode is  
selected. When SPI0 is selected in the Crossbar, the SPI0 mode (3-wire or 4-wire) will affect the pinout  
of all digital functions lower in priority than SPI0.  
For given XBRn, PnSKIP, and SPInCN register settings, one can determine the I/O pin-out of the  
device using Figure 21.3 and Figure 21.4.  
Rev. 1.0  
223