欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM20020I-HD 参数 Datasheet PDF下载

COM20020I-HD图片预览
型号: COM20020I-HD
PDF下载: 下载PDF文件 查看货源
内容描述: 5Mbps的ARCNET ( ANSI 878.1 )控制器2K ×8片内RAM [5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM]
分类和应用: 控制器
文件页数/大小: 72 页 / 406 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM20020I-HD的Datasheet PDF文件第1页浏览型号COM20020I-HD的Datasheet PDF文件第2页浏览型号COM20020I-HD的Datasheet PDF文件第3页浏览型号COM20020I-HD的Datasheet PDF文件第5页浏览型号COM20020I-HD的Datasheet PDF文件第6页浏览型号COM20020I-HD的Datasheet PDF文件第7页浏览型号COM20020I-HD的Datasheet PDF文件第8页浏览型号COM20020I-HD的Datasheet PDF文件第9页  
5Mbps ARCNET (ANSI 878.1) Controller with 2K x 8 On-Chip RAM
Datasheet
6.8
Improved Diagnostics.................................................................................................................................48
6.8.1
Normal Results:...................................................................................................................................48
6.8.2
Abnormal Results:...............................................................................................................................48
6.9
Oscillator ....................................................................................................................................................49
Chapter 7
7.1
7.2
Operational Description........................................................................................................ 50
Maximum Guaranteed Ratings* .................................................................................................................50
DC Electrical Characteristics......................................................................................................................50
Chapter 8
Timing Diagrams .................................................................................................................. 53
Chapter 9
Package Outlines ................................................................................................................. 66
Appendix A.................................................................................................................................................. 68
Appendix B - Example of Interface Circuit Diagram to ISA Bus ............................................................. 71
Appendix C - Software Identification of the COM20020 Rev B, Rev C and Rev D ................................ 72
List of Figures
Figure 2.1 - Pin Configuration - COM20020I 28-Pin PLCC ............................................................................................7
Figure 2.2 - Pin Configuration - COM20020I 48-Pin TQFP ............................................................................................8
Figure 3.1 - COM20020ID Operation ...........................................................................................................................11
Figure 5.1 – Multiplexed, 8051-Like Bus Interface with RS-485 Interface....................................................................18
Figure 5.2 – Non-Multiplexed, 6801-Like Bus Interface with RS-485 Interface ............................................................19
Figure 5.3 – High Speed CPU Bus Timing – Intel CPU Mode......................................................................................20
Figure 5.4 - COM20020ID Network Using RS-485 Differential Transceivers ...............................................................22
Figure 5.5 – Dipulse Waveform for Data of 1-1-0.........................................................................................................22
Figure 5.6 - Internal Block Diagram..............................................................................................................................24
Figure 6.1 - Sequential Access Operation.....................................................................................................................39
Figure 6.2 - RAM Buffer Packet Configuration .............................................................................................................42
Figure 6.3 – Command Chaining Status Register Queue..............................................................................................44
Figure 8.1 – Multiplexed Bus, 68XX-Like Control Signals; Read Cycle........................................................................53
Figure 8.2 – Multiplexed Bus, 80XX-Like Control Signals; Read Cycle........................................................................54
Figure 8.3 - Multiplexed Bus, 68XX-Like Control Signals; Write Cycle.........................................................................55
Figure 8.4 - Multiplexed Bus, 80XX-Like Control Signals; Write Cycle.........................................................................56
Figure 8.5 - Non-Multiplexed Bus, 80XX-Like Control Signals; Read Cycle.................................................................57
Figure 8.6 - Non-Multiplexed Bus, 80XX-Like Control Signals; Read Cycle.................................................................58
Figure 8.7 - Non-Multiplexed Bus, 68XX-Like Control Signals; Read Cycle.................................................................59
Figure 8.8 - Non-Multiplexed Bus, 68XX-Like Control Signals; Read Cycle.................................................................60
Figure 8.9 - Non-Multiplexed Bus, 80XX-Like Control Signals; Write Cycle.................................................................61
Figure 8.10 - Non-Multiplexed Bus, 68XX-Like Control Signals; Write Cycle ...............................................................62
Figure 8.11 - Normal Mode Transmit or Receive Timing..............................................................................................63
Figure 8.12 - Backplane Mode Transmit or Receive Timing ........................................................................................64
Figure 8.13 - TTL Input Timing on XTAL1 Pin..............................................................................................................65
Figure 8.14 - Reset and Interrupt Timing .....................................................................................................................65
Figure 9.1 - 28 Pin PLCC Package Dimensions...........................................................................................................66
Figure 9.2 - 48 Pin TQFP Package Outline..................................................................................................................67
Figure 0.1 - Effect of the EF Bit on the TA/RI Bit..........................................................................................................70
List of Tables
Table 5.1 - Typical Media.............................................................................................................................................24
Table 6.1 - Read Register Summary............................................................................................................................26
Table 6.2 - Write Register Summary ............................................................................................................................27
Table 6.3 - Status Register ...........................................................................................................................................31
Table 6.4 - Diagnostic Status Register..........................................................................................................................32
Table 6.5 - Command Register.....................................................................................................................................33
Table 6.6 - Address Pointer High Register ....................................................................................................................34
Table 6.7 - Address Pointer Low Register.....................................................................................................................34
Table 6.8 - Sub Address Register .................................................................................................................................34
Table 6.9 - Configuration Register ................................................................................................................................35
Revision 12-05-06
Page 4
SMSC COM20020I Rev D
DATASHEET