欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN8710AI-EZK-TR 参数 Datasheet PDF下载

LAN8710AI-EZK-TR图片预览
型号: LAN8710AI-EZK-TR
PDF下载: 下载PDF文件 查看货源
内容描述: MII / RMII 10/100以太网收发器, HP Auto-MDIX的和flexPWR技术在小尺寸 [MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR Technology in a Small Footprint]
分类和应用: 网络接口电信集成电路电信电路以太网局域网(LAN)标准以太网:16GBASE-T
文件页数/大小: 79 页 / 1095 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第18页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第19页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第20页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第21页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第23页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第24页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第25页浏览型号LAN8710AI-EZK-TR的Datasheet PDF文件第26页  
MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR
®
Technology in a Small Footprint
Datasheet
4.2.6
100M Phase Lock Loop (PLL)
The 100M PLL locks onto reference clock and generates the 125MHz clock used to drive the 125
MHz logic and the 100Base-Tx Transmitter.
TX _C LK
(for M II only)
P LL
MAC
E xt R ef_C LK (for R M II only)
M II 25 M hz by 4 bits
or
R M II 50M hz by 2 bits
M II/R M II
25M H z
by 4 bits
4B /5B
E ncoder
25M H z by
5 bits
S cram bler
and P IS O
125 M bps S erial
N R ZI
C onverter
N R ZI
M LT -3
C onverter
M LT -3
Tx
D river
M LT-3
M agnetics
M LT -3
R J45
M LT-3
C A T-5
Figure 4.2 Receive Data Path
4.3
100Base-TX Receive
The receive data path is shown in
Detailed descriptions are given below.
4.3.1
100M Receive Input
The MLT-3 from the cable is fed into the transceiver (on inputs RXP and RXN) via a 1:1 ratio
transformer. The ADC samples the incoming differential signal at a rate of 125M samples per second.
Using a 64-level quanitizer it generates 6 digital bits to represent each sample. The DSP adjusts the
gain of the ADC according to the observed signal levels such that the full dynamic range of the ADC
can be used.
4.3.2
Equalizer, Baseline Wander Correction and Clock and Data Recovery
The 6 bits from the ADC are fed into the DSP block. The equalizer in the DSP section compensates
for phase and amplitude distortion caused by the physical channel consisting of magnetics, connectors,
and CAT- 5 cable. The equalizer can restore the signal for any good-quality CAT-5 cable between 1m
and 150m.
If the DC content of the signal is such that the low-frequency components fall below the low frequency
pole of the isolation transformer, then the droop characteristics of the transformer will become
significant and Baseline Wander (BLW) on the received signal will result. To prevent corruption of the
received data, the transceiver corrects for BLW and can receive the ANSI X3.263-1995 FDDI TP-PMD
defined “killer packet” with no bit errors.
The 100M PLL generates multiple phases of the 125MHz clock. A multiplexer, controlled by the timing
unit of the DSP, selects the optimum phase for sampling the data. This is used as the received
recovered clock. This clock is used to extract the serial data from the received signal.
Revision 1.0 (04-15-09)
22
SMSC LAN8710/LAN8710i
DATASHEET