欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9118_07 参数 Datasheet PDF下载

LAN9118_07图片预览
型号: LAN9118_07
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100非PCI以太网控制器 [High Performance Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 129 页 / 1455 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9118_07的Datasheet PDF文件第93页浏览型号LAN9118_07的Datasheet PDF文件第94页浏览型号LAN9118_07的Datasheet PDF文件第95页浏览型号LAN9118_07的Datasheet PDF文件第96页浏览型号LAN9118_07的Datasheet PDF文件第98页浏览型号LAN9118_07的Datasheet PDF文件第99页浏览型号LAN9118_07的Datasheet PDF文件第100页浏览型号LAN9118_07的Datasheet PDF文件第101页  
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller
Datasheet
is loaded from address 0x05 of the EEPROM. The second byte (bits [15:8]) is loaded from address
0x06 of the EEPROM. Please refer to
for more information on the EEPROM. Section
details the byte ordering of the ADDRL and ADDRH registers with respect to the reception of the
Ethernet physical address.
BITS
31-16
15-0
Reserved
DESCRIPTION
Physical Address [47:32].
This field contains the upper 16-bits (47:32) of the Physical Address of
the LAN9118 device. The content of this field is undefined until loaded from the EEPROM at power-
on. The host can update the contents of this field after the initialization process has completed.
5.4.3
ADDRL—MAC Address Low Register
Offset:
Default Value:
3
FFFFFFFFh
Attribute:
Size:
R/W
32 bits
The MAC Address Low register contains the lower 32 bits of the physical address of the MAC. The
contents of this register are optionally loaded from the EEPROM at power-on through the EEPROM
Controller if a programmed EEPROM is detected. The least significant byte of this register (bits [7:0])
is loaded from address 0x01 of the EEPROM. The most significant byte of this register is loaded from
address 0x04 of the EEPROM. Please refer to
for more information on the EEPROM.
BITS
31-0
DESCRIPTION
Physical Address [31:0].
This field contains the lower 32 bits (31:0) of the Physical Address of the
LAN9118 device. The content of this field is undefined until loaded from the EEPROM at power-on.
The host can update the contents of this field after the initialization process has completed.
below illustrates the byte ordering of the ADDRL and ADDRH registers with respect to the
reception of the Ethernet physical address. Also shown is the correlation between the EEPROM
addresses and ADDRL and ADDRH registers.
Table 5.7 ADDRL, ADDRH and EEPROM Byte Ordering
ORDER OF RECEPTION ON
ETHERNET
1
st
2
nd
3
rd
4
th
5
th
6
th
EEPROM ADDRESS
0x01
0x02
0x03
0x04
0x05
0x06
ADDRN
ADDRL[7:0]
ADDRL[15:8]
ADDRL[23:16]
ADDRL[31:24]
ADDRH[7:0]
ADDRH[15:8]
SMSC LAN9118
97
Revision 1.3 (05-31-07)
DATASHEET