欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29F010B-120JK 参数 Datasheet PDF下载

AM29F010B-120JK图片预览
型号: AM29F010B-120JK
PDF下载: 下载PDF文件 查看货源
内容描述: 1兆位( 128千×8位) CMOS 5.0伏只,统一部门快闪记忆体 [1 Megabit (128 K x 8-bit) CMOS 5.0 Volt-only, Uniform Sector Flash Memory]
分类和应用: 闪存存储内存集成电路
文件页数/大小: 33 页 / 1007 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29F010B-120JK的Datasheet PDF文件第5页浏览型号AM29F010B-120JK的Datasheet PDF文件第6页浏览型号AM29F010B-120JK的Datasheet PDF文件第7页浏览型号AM29F010B-120JK的Datasheet PDF文件第8页浏览型号AM29F010B-120JK的Datasheet PDF文件第10页浏览型号AM29F010B-120JK的Datasheet PDF文件第11页浏览型号AM29F010B-120JK的Datasheet PDF文件第12页浏览型号AM29F010B-120JK的Datasheet PDF文件第13页  
D A T A
S H E E T
DEVICE BUS OPERATIONS
This section describes the requirements and use of the
device bus operations, which are initiated through the
internal command register. The command register it-
self does not occupy any addressable memor y
location. The register is composed of latches that store
the commands, along with the address and data infor-
mation needed to execute the command. The contents
of the register serve as inputs to the internal state ma-
chine. The state machine outputs dictate the function of
the device. The appropriate device bus operations
table lists the inputs and control levels required, and the
resulting output. The following subsections describe
each of these operations in further detail.
Table 1. Am29F010B Device Bus Operations
Operation
Read
Write
Standby
Output Disable
Hardware Reset
CE#
L
L
V
CC
± 0.5 V
L
X
OE#
L
H
X
H
X
WE#
H
L
X
H
X
Addresses
A
IN
A
IN
X
X
X
DQ0–DQ7
D
OUT
D
IN
High-Z
High-Z
High-Z
Legend:
L = Logic Low = V
IL
, H = Logic High = V
IH
, V
ID
= 12.0
±
0.5 V, X = Don’t Care, A
IN
= Addresses In, D
IN
= Data In, D
OUT
= Data Out
Notes:
1. Addresses are A16:A0.
2. The sector protect and sector unprotect functions must be implemented via programming equipment. See the “Sector Pro-
tection/Unprotection” section.
Requirements for Reading Array Data
To read array data from the outputs, the system must
drive the CE# and OE# pins to V
IL
. CE# is the power
control and selects the device. OE# is the output con-
trol and gates array data to the output pins. WE# should
remain at V
IH
.
The internal state machine is set for reading array data
upon device power-up, or after a hardware reset. This
ensures that no spurious alteration of the memory con-
tent occurs during the power transition. No command is
necessary in this mode to obtain array data. Standard
microprocessor read cycles that assert valid addresses
on the device address inputs produce valid data on the
device data outputs. The device remains enabled for
read access until the command register contents are
altered.
See “Reading Array Data” for more information. Refer
to the AC Read Operations table for timing specifica-
tions and to the Read Operations Timings diagram for
the timing waveforms. I
CC1
in the DC Characteristics
table represents the active current specification for
reading array data.
Writing Commands/Command Sequences
To write a command or command sequence (which in-
cludes programming data to the device and erasing
sectors of memory), the system must drive WE# and
CE# to V
IL
, and OE# to V
IH
.
An erase operation can erase one sector, multiple sec-
tors, or the entire device. The Sector Address Tables
indicate the address space that each sector occupies.
A “sector address” consists of the address bits required
to uniquely select a sector. See the “Command Defini-
entire chip.
After the system writes the autoselect command se-
quence, the device enters the autoselect mode. The
system can then read autoselect codes from the inter-
nal register (which is separate from the memory array)
on DQ7–DQ0. Standard read cycle timings apply in this
mode. Refer to the “Autoselect Mode” and “Autoselect
I
CC2
in the DC Characteristics table represents the ac-
tive current specification for the write mode. The “AC
Characteristics” section contains timing specification
tables and timing diagrams for write operations.
October 31, 2006 Am29F010B_00_C7
Am29F010B
7