欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28341OCT 参数 Datasheet PDF下载

CY28341OCT图片预览
型号: CY28341OCT
PDF下载: 下载PDF文件 查看货源
内容描述: 通用单芯片时钟解决方案VIA P4M266 / KM266 DDR系统 [Universal Single-Chip Clock Solution for VIA P4M266/KM266 DDR Systems]
分类和应用: 晶体外围集成电路光电二极管双倍数据速率时钟
文件页数/大小: 19 页 / 264 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28341OCT的Datasheet PDF文件第1页浏览型号CY28341OCT的Datasheet PDF文件第2页浏览型号CY28341OCT的Datasheet PDF文件第4页浏览型号CY28341OCT的Datasheet PDF文件第5页浏览型号CY28341OCT的Datasheet PDF文件第6页浏览型号CY28341OCT的Datasheet PDF文件第7页浏览型号CY28341OCT的Datasheet PDF文件第8页浏览型号CY28341OCT的Datasheet PDF文件第9页  
CY28341
Pin Description
[2]
(continued)
Pin
11
Name
PWR
I/O
Description
SELSDR_DDR#/PCI VDDPCI
1
I/O
Power-on Bidirectional Input/Output.
At power-up, SELSDR_DDR is the
PD input. When the power supply voltage crosses the input threshold voltage,
SELSDR_DDR state is latched and this pin becomes PCI clock
output.SelSDR_DDR#. = 0, DDR Mode. SelSDR_DDR#. = 1, SDR Mode.
I/O
Power-on Bidirectional Input/Output.
At power-up, FS2 is the input. When
PD the power supply voltage crosses the input threshold voltage, FS2 state is
latched and this pin becomes 24_48M, a SIO programmable clock output.
O
O
I
AGP Clock Output.
Is synchronous to CPU clocks. See
Table 1.
AGP Clock Output.
Is synchronous to CPU clocks. See
Table 1.
Current reference programming input for CPU buffers. A precise resistor is
attached to this pin, which is connected to the internal current reference.
21
FS2/24_48M
VDD48M
6
8
25
28
AGP0
AGP2
IREF
SDATA
VDDAG
P
VDDAG
P
I/O
Serial Data Input.
Conforms to the Philips I2C specification of a Slave
Receive/Transmit device. It is an input when receiving data. It is an open drain
output when acknowledging or transmitting data.
I
Serial Clock Input.
Conforms to the Philips I2C specification.
I/O
Power-down Input/System Reset Control Output.
If Byte6 Bit7 = 0, this pin
PU becomes a SRESET# open drain output, and the internal pulled up is not active.
See system reset description. If Byte6 Bit7 = 1 (default), this pin becomes PD#
input with an internal pull-up. When PD# is asserted LOW, the device enters
power-down mode. See power management function.
If SelSDR_DDR#.= 0, 2.5V CMOS type input to the DDR differential buffers.If
SelSDR_DDR#.= 1, 3.3V CMOS type input to the SDR buffer.
If SelSDR_DDR#.= 0, 2.5V single ended SDRAM buffered output of the signal
applied at BUF_IN. It is in phase with the DDRT(0:5) signals.If
SelSDR_DDR#.= 1, 3.3V single ended SDRAM buffered output of the signal
applied at BUF_IN. It is in phase with the SDRAM(0:11) signals
3.3V Power Supply for AGP clocks
3.3V Power Supply for CPUT/C clocks
3.3V Power Supply for PCI clocks
3.3V Power Supply for REF clock
2.5V Power Supply for CPUCS_T/C clocks
3.3V Power Supply for 48M
3.3V Common Power Supply
If SelSDR_DDR#.= 0, 2.5V Power Supply for DDR clocksIf SelSDR_DDR#.=
1, 3.3V Power Supply for SDR clocks.
Ground for AGP clocks
Ground for PCI clocks
Ground for CPUT/C clocks
Ground for DDR clocks
Ground for 48M clock
Ground for ICPUCS_T/C clocks
Common Ground
27
26
SCLK
PD#/SRESET#
45
46
BUF_IN
FBOUT
5
51
16
55
50
22
23
34,40
9
13
54
33,39
19
47
24
VDDAGP
VDDC
VDDPCI
VDDR
VDDI
VDD48M
VDD
VDDD
VSSAGP
VSSPCI
VSSC
VSSD
VSS48M
VSSI
VSS
Note:
2. PU = internal Pull-up. PD = internal Pull-down. Typically = 250 kW (range 200 kW to 500 kW).
Rev 1.0, November 20, 2006
Page 3 of 19