欢迎访问ic37.com |
会员登录 免费注册
发布采购

CY28410ZC 参数 Datasheet PDF下载

CY28410ZC图片预览
型号: CY28410ZC
PDF下载: 下载PDF文件 查看货源
内容描述: 时钟发生器为英特尔的Grantsdale芯片组 [Clock Generator for Intel Grantsdale Chipset]
分类和应用: 晶体时钟发生器外围集成电路光电二极管
文件页数/大小: 17 页 / 220 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号CY28410ZC的Datasheet PDF文件第5页浏览型号CY28410ZC的Datasheet PDF文件第6页浏览型号CY28410ZC的Datasheet PDF文件第7页浏览型号CY28410ZC的Datasheet PDF文件第8页浏览型号CY28410ZC的Datasheet PDF文件第10页浏览型号CY28410ZC的Datasheet PDF文件第11页浏览型号CY28410ZC的Datasheet PDF文件第12页浏览型号CY28410ZC的Datasheet PDF文件第13页  
CY28410  
shutting off power to the device. This signal is synchronized  
internal to the device prior to powering down the clock synthe-  
sizer. PD is also an asynchronous input for powering up the  
system. When PD is asserted high, all clocks are driven to a  
low value and held prior to turning off the VCOs and the crystal  
oscillator.  
below shows CPUT = 133 MHz and PD drive mode = ‘1’ for all  
differential outputs. This diagram and description is applicable  
to valid CPU frequencies 100,133,166,200,266,333, and 400  
MHz. In the event that PD mode is desired as the initial  
power-on state, PD must be asserted high in less than 10 uS  
after asserting VTT_PWRGD#.  
PD (Power-down) – Assertion  
PD Deassertion  
When PD is sampled high by two consecutive rising edges of  
CPUC, all single-ended outputs will be held low on their next  
high to low transition and differential clocks must be held high  
or Hi-Z (depending on the state of the control register drive  
mode bit) on the next diff clock# high to low transition within 4  
clock periods. When the SMBus PD drive mode bit corre-  
sponding to the differential (CPU, SRC, and DOT) clock output  
of interest is programmed to ‘0’, the clock output must be held  
with “Diff clock” pin driven high at 2 x Iref, and “Diff clock#”  
tristate. If the control register PD drive mode bit corresponding  
to the output of interest is programmed to “1”, then both the  
“Diff clock” and the “Diff clock#” are Hi-Z. Note the example  
The power-up latency is less than 1.8 ms. This is the time from  
the deassertion of the PD pin or the ramping of the power  
supply until the time that stable clocks are output from the  
clock chip. All differential outputs stopped in a three-state  
condition resulting from power-down must be driven high in  
less than 300 Ps of PD deassertion to a voltage greater than  
200 mV. After the clock chip’s internal PLL is powered up and  
locked, all outputs are enabled within a few clock cycles of  
each other. Below is an example showing the relationship of  
clocks coming up.  
PD  
CPUT, 133MHz  
CPUC, 133MHz  
SRCT 100MHz  
SRCC 100MHz  
USB, 48MHz  
DOT96T  
DOT96C  
PCI, 33 MHz  
REF  
Figure 3. Power-down Assertion Timing Waveform  
Rev 1.0,November 21, 2006  
Page 9 of 17