欢迎访问ic37.com |
会员登录 免费注册
发布采购

SL23EP04SC-2HT 参数 Datasheet PDF下载

SL23EP04SC-2HT图片预览
型号: SL23EP04SC-2HT
PDF下载: 下载PDF文件 查看货源
内容描述: 低抖动和偏斜10到220兆赫零延迟缓冲器( ZDB ) [Low Jitter and Skew 10 to 220 MHz Zero Delay Buffer(ZDB)]
分类和应用:
文件页数/大小: 14 页 / 164 K
品牌: SPECTRALINEAR [ SPECTRALINEAR INC ]
 浏览型号SL23EP04SC-2HT的Datasheet PDF文件第6页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第7页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第8页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第9页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第10页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第11页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第13页浏览型号SL23EP04SC-2HT的Datasheet PDF文件第14页  
SL23EP04
Switching Electrical Characteristics (I-Grade and VDD=2.5V – Cont.)
Unless otherwise stated VDD= 2.5V+/- 10%, CL=15pF and Ambient Temperature range -40 to +85°C
Cycle-to-Cycle Jitter
(-1 and -2 Versions)
Cycle-to-Cycle Jitter
(-1H and -2H Versions)
PLL Lock Time
CCJ1
Fout=66.6 MHz and CL=15pF
Fout=133.3 MHz and CL=15pF
CCJ2
tLOCK
Fout=66.6 MHz and CL=15pF
Fout=166.6 MHz and CL=15pF
From 0.95VDD and valid CLKIN
-
-
-
-
-
80
70
70
60
-
160
140
140
120
1.0
ps
ps
ps
ps
ms
External Components & Design Considerations
Typical Application Schematic
Comments and Recommendations
Decoupling Capacitor:
A decoupling capacitor of 0.1 F must be used between VDD and VSS pins. Place the
capacitor on the component side of the PCB as close to the VDD pin as possible. The PCB trace to the VDD pin and
to the GND via should be kept as short as possible. Do not use vias between the decoupling capacitor and the VDD
pin.
Series Termination Resistor:
A series termination resistor is recommended if the distance between the output
clocks and the load is over 1 �½ inch. Place the series termination resistors as close to the clock outputs as possible.
Zero Delay and Skew Control:
All outputs and CLKIN pins should be loaded with the same load to achieve “Zero
Delay” between the CLKIN and the outputs. The FBK pin is connected to PLL internally on-chip for feedback and
should be connected to one of to output clocks externally. For applications requiring zero input/output delay, the load
at the all output pins including the FBK pin must be the same. If any delay adjustment is required, the capacitance at
the FBK pin could be increased or decreased to increase or decrease the delay between Bank A and B clocks
relative to CLKIN. For minimum pin-to-pin skew, the external load at all the Bank A and B clocks must be the same.
In addition, the rise and fall time of the reference clock at CLKIN pin should be similar to rise and fall times at the
CLKA and CLK B bank outputs.
Rev 1.1, May 25, 2007
Page 12 of 14