欢迎访问ic37.com |
会员登录 免费注册
发布采购

S24022SBT 参数 Datasheet PDF下载

S24022SBT图片预览
型号: S24022SBT
PDF下载: 下载PDF文件 查看货源
内容描述: 精密复位控制器和4K I2C存储器既RESET和RESET输出 [Precision RESET Controller and 4K I2C Memory With Both RESET and RESET Outputs]
分类和应用: 存储控制器
文件页数/大小: 14 页 / 157 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号S24022SBT的Datasheet PDF文件第1页浏览型号S24022SBT的Datasheet PDF文件第2页浏览型号S24022SBT的Datasheet PDF文件第3页浏览型号S24022SBT的Datasheet PDF文件第5页浏览型号S24022SBT的Datasheet PDF文件第6页浏览型号S24022SBT的Datasheet PDF文件第7页浏览型号S24022SBT的Datasheet PDF文件第8页浏览型号S24022SBT的Datasheet PDF文件第9页  
S24042/S24043
SCL from
Master
Data Output
from
Transmitter
Data Output
from
Receiver
Start
Condition
1
8
9
t
AA
t
AA
ACKnowledge
2011 ILL6 1.0
FIGURE 3. ACKNOWLEDGE RESPONSE FROM RECEIVER
CHARACTERISTICS OF THE I
2
C BUS
General Description
The I
2
C bus was designed for two-way, two-line serial
communication between different integrated circuits. The
two lines are: a serial data line (SDA), and a serial clock
line (SCL). The SDA line must be connected to a positive
supply by a pull-up resistor, located somewhere on the
bus (See Figure 1). Data transfer between devices may
be initiated with a START condition only when SCL and
SDA are HIGH (bus is not busy).
Input Data Protocol
One data bit is transferred during each clock pulse. The
data on the SDA line must remain stable during clock
HIGH time, because changes on the data line while SCL
is HIGH will be interpreted as start or stop condition, refer
to Figure 10.
START and STOP Conditions
When both the data and clock lines are HIGH, the bus is
said to be not busy. A HIGH-to-LOW transition on the data
line, while the clock is HIGH, is defined as the “START”
condition. A LOW-to-HIGH transition on the data line,
while the clock is HIGH, is defined as the “STOP” condi-
tion (See Figure 2).
DEVICE OPERATION
The S24042/43 is a 4,096-bit serial E
2
PROM. The device
supports the I
2
C bidirectional data transmission protocol.
The protocol defines any device that sends data onto the
bus as a “transmitter” and any device which receives data
as a “receiver.” The device controlling data transmission
is called the “master” and the controlled device is called
the “slave.” In all cases, the S24042/43 will be a “slave”
device, since it never initiates any data transfers.
Acknowledge (ACK)
Acknowledge is a software convention used to indicate
successful data transfers. The transmitting device, either
the master or the slave, will release the bus after transmit-
ting eight bits. During the ninth clock cycle, the receiver
will pull the SDA line LOW to ACKnowledge that it re-
ceived the eight bits of data (See Figure 3).
The S24042/43 will respond with an ACKnowledge after
recognition of a START condition and its slave address
byte. If both the device and a write operation are selected,
the S24042/43 will respond with an ACKnowledge after
the receipt of each subsequent 8-bit word.
In the READ mode, the S24042/43 transmits eight bits of
data, then releases the SDA line, and monitors the line for
an ACKnowledge signal. If an ACKnowledge is detected,
and no STOP condition is generated by the master, the
S24042/43 will continue to transmit data. If an
ACKnowledge is not detected, the S24042/43 will termi-
nate further data transmissions and awaits a STOP condi-
tion before returning to the standby power mode.
Device Addressing
Following a start condition the master must output the
address of the slave it is accessing. The most significant
four bits of the slave address are the device type identifier
(see figure 4). For the S24042/43 this is fixed as 1010[B].
The next two bits are don’t care. The next bit is the high
order address bit A8.
DEVICE
IDENTIFIER
DON’T CARE
1
0
1
0
X
X
A
8
R/W
2011 ILL7 1.1
FIGURE 4. SLAVE ADDRESS BYTE
2011 2.1 8/2/00
SUMMIT MICROELECTRONICS, Inc.
4