欢迎访问ic37.com |
会员登录 免费注册
发布采购

S93WD663S-B 参数 Datasheet PDF下载

S93WD663S-B图片预览
型号: S93WD663S-B
PDF下载: 下载PDF文件 查看货源
内容描述: 精密电源电压监控和复位控制器,一个看门狗定时器和4K位微丝记忆 [Precision Supply-Voltage Monitor and Reset Controller With a Watchdog Timer and 4k-bit Microwire Memory]
分类和应用: 监控控制器
文件页数/大小: 14 页 / 147 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号S93WD663S-B的Datasheet PDF文件第1页浏览型号S93WD663S-B的Datasheet PDF文件第2页浏览型号S93WD663S-B的Datasheet PDF文件第4页浏览型号S93WD663S-B的Datasheet PDF文件第5页浏览型号S93WD663S-B的Datasheet PDF文件第6页浏览型号S93WD663S-B的Datasheet PDF文件第7页浏览型号S93WD663S-B的Datasheet PDF文件第8页浏览型号S93WD663S-B的Datasheet PDF文件第9页  
S93WD662/S93WD663
The ready/busy status can be determined after the start
of a write operation by selecting the device (CS high)
and polling the DO pin; DO low indicates that the write
operation is not completed, while DO high indicates that
the device is ready for the next instruction. See the
Applications Aid section for detailed use of the ready
busy status.
The format for all instructions is: one start bit; two op
code bits and either eight (x16) or nine (x8) address or
instruction bits.
Read
Upon receiving a READ command and an address
(clocked into the DI pin), the DO pin of the S93WD662/
WD663 will come out of the high impedance state and,
will first output an initial dummy zero bit, then begin
shifting out the data addressed (MSB first). The output
data bits will toggle on the rising edge of the SK clock and
are stable after the specified time delay
(t
PD0
or t
PD1
).
Write
After receiving a WRITE command, address and the
data, the CS (Chip Select) pin must be deselected for a
minimum of 250ns (t
CSMIN
). The falling edge of CS will
start automatic erase and write cycle to the memory
location specified in the instruction. The ready/busy
status of the S93WD662/WD663 can be determined by
selecting the device and polling the DO pin.
Erase
Upon receiving an ERASE command and address, the
CS (Chip Select) pin must be deselected for a minimum
of 250ns (t
CSMIN
). The falling edge of CS will start the
auto erase cycle of the selected memory location. The
ready/busy status of the S93WD662/WD663 can be
tSKHI
SK
t DIS
DI
t CSS
CS
VALID
t SKLOW
t CSH
t DIH
VALID
t DIS
DO
t PD0,t PD1
DATA V ALID
tCSMIN
2013 ILL 3 1.0
Figure 1. Sychronous Data Timing
SK
tCS
CS
STANDBY
AN
DI
1
1
0
tHZ
0
DN
DN–1
D1
D0
2013 ILL4 1.0
AN–1
A0
DO
HIGH-Z
tPD0
HIGH-Z
Figure 2. Read Instruction Timing
2013 2.1 8/2/00
3