欢迎访问ic37.com |
会员登录 免费注册
发布采购

TSL2014 参数 Datasheet PDF下载

TSL2014图片预览
型号: TSL2014
PDF下载: 下载PDF文件 查看货源
内容描述: 896 ×1线性传感器阵列 [896 x 1 LINEAR SENSOR ARRAY]
分类和应用: 传感器换能器
文件页数/大小: 10 页 / 184 K
品牌: TAOS [ TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS ]
 浏览型号TSL2014的Datasheet PDF文件第2页浏览型号TSL2014的Datasheet PDF文件第3页浏览型号TSL2014的Datasheet PDF文件第4页浏览型号TSL2014的Datasheet PDF文件第5页浏览型号TSL2014的Datasheet PDF文件第6页浏览型号TSL2014的Datasheet PDF文件第7页浏览型号TSL2014的Datasheet PDF文件第9页浏览型号TSL2014的Datasheet PDF文件第10页  
TSL2014
896
y
1 LINEAR SENSOR ARRAY
TAOS040B
MAY 2007
APPLICATION INFORMATION
It is good practice on initial power up to run the clock (n+1) times after the first SI pulse to clock out indeterminate
data from power up. After that, the SI pulse is valid from the time following (n+1) clocks. The output will go into
a high-impedance state after the
n+1
high clock edge. It is good practice to leave the clock in a low state when
inactive because the SI pulse required to start a new cycle is a low-to-high transition.
The integration time chosen is valid as long as it falls in the range between the minimum and maximum limits
for integration time. If the amount of light incident on the array during a given integration period produces a
saturated output (Max Voltage output), then the data is not accurate. If this occurs, the integration period should
be reduced until the analog output voltage for each pixel falls below the saturation level. The goal of reducing
the period of time the light sampling window is active is to lower the output voltage level to prevent saturation.
However, the integration time must still be greater than or equal to the minimum integration period.
If the light intensity produces an output below desired signal levels, the output voltage level can be increased
by increasing the integration period provided that the maximum integration time is not exceeded. The maximum
integration time is limited by the length of time the integrating capacitors on the pixels can hold their accumulated
charge. The maximum integration time should not exceed 100 ms for accurate measurements.
Although the linear array is capable of running over a wide range of operating frequencies up to a maximum
of 5 MHz, the speed of the A/D converter used in the application is likely to be the limiter for the maximum clock
frequency. The voltage output is available for the whole period of the clock, so the setup and hold times required
for the analog-to-digital conversion must be less than the clock period.
Connection Diagrams
TSL2014
TSL2014
V
DD
1
SI Input
AO 1
R
L
330
W
Clock Input
V
DD
1
SI Input
AO 1/AO 2
SI1 2
AO1 3
SO1 4
SI2 5
CLK 6
GND 7
AO2 8
SO2 9
V
DD
10
SI1 2
AO1 3
SO1 4
SI2 5
CLK 6
GND 7
AO2 8
SO2 9
V
DD
10
Clock Input
AO 2
R
L
330
W
R
L
330
W
PARALLEL
SERIAL
Figure 5. Connection Diagrams
Copyright
E
2007, TAOS Inc.
r
r
The
LUMENOLOGY
r
Company
8
www.taosinc.com