欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6532D-IGT/F 参数 Datasheet PDF下载

71M6532D-IGT/F图片预览
型号: 71M6532D-IGT/F
PDF下载: 下载PDF文件 查看货源
内容描述: 电能计量IC [Energy Meter IC]
分类和应用: 电源电路电源管理电路
文件页数/大小: 115 页 / 2363 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6532D-IGT/F的Datasheet PDF文件第22页浏览型号71M6532D-IGT/F的Datasheet PDF文件第23页浏览型号71M6532D-IGT/F的Datasheet PDF文件第24页浏览型号71M6532D-IGT/F的Datasheet PDF文件第25页浏览型号71M6532D-IGT/F的Datasheet PDF文件第27页浏览型号71M6532D-IGT/F的Datasheet PDF文件第28页浏览型号71M6532D-IGT/F的Datasheet PDF文件第29页浏览型号71M6532D-IGT/F的Datasheet PDF文件第30页  
Data Sheet 71M6531D/F-71M6532D/F
Register
(Alternate
Name)
IFLAGS
SFR
Address
0xE8[0]
Bit Field
Name
IE_XFER
FDS 6531/6532 005
R/W
R/W
Description
This flag monitors the XFER_BUSY interrupt. It
is set by hardware and must be cleared by the
interrupt handler.
This flag monitors the RTC_1SEC interrupt. It
is set by hardware and must be cleared by the
interrupt handler.
This flag indicates that a flash write was at-
tempted while the CE was busy.
This flag indicates that a flash write was in pro-
gress when the CE was attempting to begin a
code pass.
This flag indicates that the wake-up pushbutton
was pressed.
This flag indicates that the MPU was awakened
by the autowake timer.
PLL_RISE Interrupt Flag:
Write 0 to clear the
PLL_RISE
interrupt flag.
PLL_FALL Interrupt Flag:
Write 0 to clear the
PLL_FALL
interrupt flag.
Interrupt inputs. The MPU may read these bits
to see the status of external interrupts
INT0
up
to
INT6.
These bits do not have any memory
and are primarily intended for debug use.
The WDT is reset when a 1 is written to this bit.
0xE8[1]
IE_RTC
R/W
0xE8[2]
0xE8[3]
FW_COL0
FW_COL1
R/W
R/W
0xE8[4]
0xE8[5]
IFLAGS
(cont.)
0xE8[6]
0xE8[7]
INTBITS
(INT0
… INT6)
0xF8[6:0]
IE_PB
IE_WAKE
PLL_RISE
PLL_FALL
INT6 … INT0
R/W
R/W
R/W
R/W
R
0xF8[7]
WD_RST
W
Only byte operations on the entire
INTBITS
register should be used when
writing. The byte must have all bits set except the bits that are to be cleared.
1.4.5
Instruction Set
All instructions of the generic 8051 microcontroller are supported. A complete list of the instruction set
and of the associated op-codes is contained in the
71M653X Software User’s Guide (SUG).
1.4.6
UARTs
The 71M6531D/F and 71M6532D/F includes a UART (UART0) that can be programmed to communicate
with a variety of AMR modules. A second UART (UART1) is connected to the optical port, as described
in Section
The UARTs are dedicated 2-wire serial interfaces, which can communicate with an external host pro-
cessor at up to 38,400 bits/s (with MPU clock = 1.2288 MHz). The operation of the RX and TX UART0
pins is as follows:
UART0 RX: Serial input data are applied at this pin. Conforming to RS-232 standard, the bytes are
input LSB first.
UART0 TX: This pin is used to output the serial data. The bytes are output LSB first.
The 71M6531D/F and 71M6532D/F have several UART-related registers for the control and buffering of
serial data.
The serial buffers consist of sets of two separate registers (one set for each UART), a transmit buffer
(S0BUF,
S1BUF)
and a receive buffer (R0BUF,
R1BUF).
Writing data to the transmit buffer starts the
transmission by the associated UART. Received data are available by reading from the receive buffer.
Both UARTs can simultaneously transmit and receive data.
26
© 2005-2009 TERIDIAN Semiconductor Corporation
v1.2