欢迎访问ic37.com |
会员登录 免费注册
发布采购

78M6612-IM/F 参数 Datasheet PDF下载

78M6612-IM/F图片预览
型号: 78M6612-IM/F
PDF下载: 下载PDF文件 查看货源
内容描述: 单相,双插座电源和电能计量IC [Single-Phase, Dual-Outlet Power and Energy Measurement IC]
分类和应用: 插座
文件页数/大小: 111 页 / 1528 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号78M6612-IM/F的Datasheet PDF文件第23页浏览型号78M6612-IM/F的Datasheet PDF文件第24页浏览型号78M6612-IM/F的Datasheet PDF文件第25页浏览型号78M6612-IM/F的Datasheet PDF文件第26页浏览型号78M6612-IM/F的Datasheet PDF文件第28页浏览型号78M6612-IM/F的Datasheet PDF文件第29页浏览型号78M6612-IM/F的Datasheet PDF文件第30页浏览型号78M6612-IM/F的Datasheet PDF文件第31页  
DS_6612_001
78M6612 Data Sheet
1.4.7 Timers and Counters
The 80515 has two 16-bit timer/counter registers: Timer 0 and Timer 1. These registers can be
configured for counter or timer operations.
In timer mode, the register is incremented every machine cycle, meaning that it counts up after every 12
periods of the MPU clock signal.
In counter mode, the register is incremented when the falling edge is observed at the corresponding
input signal T0 or T1 (T0 and T1 are the timer gating inputs derived from certain DIO pins, see the DIO
Ports section). Since it takes 2 machine cycles to recognize a 1-to-0 event, the maximum input count
rate is 1/2 of the oscillator frequency. There are no restrictions on the duty cycle, however to ensure
proper recognition of 0 or 1 state, an input should be stable for at least 1 machine cycle.
The timers/counters are controlled by the
TCON
Register
Timer/Counter Control Register (
TCON
)
Table 15: The
TCON
Register
MSB
TF1
Bit
TCON[7]
TCON[6]
TCON[5]
TCON[4]
TCON[3]
TCON[2]
TCON[1]
TCON[0]
TR1
TF0
Function
The Timer 1 overflow flag is set by hardware when Timer 1 overflows.
This flag can be cleared by software and is automatically cleared when
an interrupt is processed.
Timer 1 Run control bit. If cleared, Timer 1 stops.
Timer 0 overflow flag set by hardware when Timer 0 overflows. This flag
can be cleared by software and is automatically cleared when an
interrupt is processed.
Timer 0 Run control bit. If cleared, Timer 0 stops.
Interrupt 1 edge flag is set by hardware when the falling edge on
external pin int1 is observed. Cleared when an interrupt is processed.
Interrupt 1 type control bit. Selects either the falling edge or low level
on input pin to cause an interrupt.
Interrupt 0 edge flag is set by hardware when the falling edge on
external pin int0 is observed. Cleared when an interrupt is processed.
Interrupt 0 type control bit. Selects either the falling edge or low level
on input pin to cause interrupt.
TR0
IE1
IT1
IE0
LSB
IT0
Symbol
TF1
TR1
TF0
TR0
IE1
IT1
IE0
IT0
Four operating modes can be selected for Timer 0 and Timer 1. Two Special Function Registers (TMOD
and
TCON)
are used to select the appropriate mode.
Rev. 1.2
27