欢迎访问ic37.com |
会员登录 免费注册
发布采购

78Q2133/F 参数 Datasheet PDF下载

78Q2133/F图片预览
型号: 78Q2133/F
PDF下载: 下载PDF文件 查看货源
内容描述: 10 / 100BASE -TX收发器 [10/100BASE-TX Transceiver]
分类和应用: 网络接口电信集成电路电信电路局域网(LAN)标准以太网:16GBASE-T
文件页数/大小: 42 页 / 730 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号78Q2133/F的Datasheet PDF文件第8页浏览型号78Q2133/F的Datasheet PDF文件第9页浏览型号78Q2133/F的Datasheet PDF文件第10页浏览型号78Q2133/F的Datasheet PDF文件第11页浏览型号78Q2133/F的Datasheet PDF文件第13页浏览型号78Q2133/F的Datasheet PDF文件第14页浏览型号78Q2133/F的Datasheet PDF文件第15页浏览型号78Q2133/F的Datasheet PDF文件第16页  
78Q2123/78Q2133
MicroPHY™
10/100BASE-TX Transceiver
MR0: Control Register
BIT
0.15
0.14
SYMBOL
RESET
LOOPBK
TYPE DEFAULT DESCRIPTION
R/WC
0
Reset: Setting this bit to ‘1’ resets the device and sets all registers to
their default states. This bit is self-clearing.
R/W
0
Loopback: When this bit is set to ‘1’, input data at TXD[3:0] is output
at RXD[3:0]. No transmission of data on the network medium occurs
and receive data on the network medium is ignored. By default, the
loopback signal path encompasses most of the digital functional
blocks. This bit allows for diagnostic testing.
Speed Selection: This bit determines the speed of operation of the
78Q2123/78Q2133. Setting this bit to ‘1’ indicates 100Base-TX
operation and a ‘0’ indicates 10Base-T mode. This bit will default to a
‘1’ upon reset. When auto-negotiation is enabled, this bit will not be
writable and will have no effect on the 78Q2123/78Q2133. If auto-
negotiation is not enabled, this bit may be written to force manual
configuration.
Auto-Negotiation Enable: The auto-negotiation process is enabled by
setting this bit to ‘1’. This bit will default to ‘1’. If this bit is cleared to
‘0’, manual speed and duplex mode selection is accomplished through
bits 0.13 (SPEEDSL) and 0.8 (DUPLEX) of the Control Register.
Power-Down: The device may be placed in a low power consumption
state by setting this bit to ‘1’. While in the power-down state, the
device will still respond to management transactions.
Isolate: When set to ‘1’, the device will present a high-impedance on
its MII output pins. This allows for multiple PHY’s to be attached to
the same MII interface. When the device is isolated, it still responds to
management transactions.
Restart Auto-Negotiation: Normally, the Auto-Negotiation process is
started at power up. The process can be restarted by setting this bit
to ‘1’. This bit is self-clearing.
Duplex Mode: This bit determines whether the device supports full-
duplex or half-duplex. A ‘1’ indicates full-duplex operation and a ‘0’
indicates half-duplex. This bit will default to ‘1’ upon reset. When
auto-negotiation is enabled, this bit will not be writable and will have
no effect on the 78Q2123/78Q2133. If auto-negotiation is not
enabled, this bit may be written to force manual configuration.
Collision Test: When this bit is set to ‘1’, the device will assert the
COL signal in response to the assertion of the TX_EN signal.
Collision test is disabled if the PCSBP bit, MR16.1, is high. Collision
test can be activated regardless of the duplex mode of operation.
Reserved
0.13
SPEEDSL
R/W
1
0.12
ANEGEN
R/W
1
0.11
PWRDN
R/W
0
0.10
ISO
R/W
0
0.9
RANEG
R/WC
0
0.8
DUPLEX
R/W
1
0.7
COLT
R/W
0
0.6:0
RSVD
R
0
Page: 12 of 42
©
2009 Teridian Semiconductor Corporation
Rev 1.5