欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG4632321AQ-6 参数 Datasheet PDF下载

VG4632321AQ-6图片预览
型号: VG4632321AQ-6
PDF下载: 下载PDF文件 查看货源
内容描述: 524,288x32x2位CMOS同步图形RAM [524,288x32x2-Bit CMOS Synchronous Graphic RAM]
分类和应用:
文件页数/大小: 81 页 / 1954 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG4632321AQ-6的Datasheet PDF文件第1页浏览型号VG4632321AQ-6的Datasheet PDF文件第2页浏览型号VG4632321AQ-6的Datasheet PDF文件第4页浏览型号VG4632321AQ-6的Datasheet PDF文件第5页浏览型号VG4632321AQ-6的Datasheet PDF文件第6页浏览型号VG4632321AQ-6的Datasheet PDF文件第7页浏览型号VG4632321AQ-6的Datasheet PDF文件第8页浏览型号VG4632321AQ-6的Datasheet PDF文件第9页  
Preliminary  
VG4632321A  
524,288x32x2-Bit  
CMOS Synchronous Graphic RAM  
VIS  
Table 1 shows the details for pin number, symbol, type, and description.  
Table 1. Pin Description of VG4632321A  
Pin Num- Symbol Type Description  
ber  
55  
54  
CLK  
Input Clock: CLK is driven by the system clock. All SGRAM input signals are sampled on  
the positive edge of CLK. CLK also increments the internal burst counter and  
control the output registers.  
CKE  
Input Clock Enable: CKE activates(HIGH) and deactivates(LOW) the CLK signal. If CKE  
goes low synchronously with clock (set-up and hold time same as other inputs), the  
internal clock is suspended from the next clock cycle and the state of output and  
burst address is frozen as long as the CKE remains low. When both banks are in  
the idle state, deactivating the clock controls the entry to the Power Down and Self  
Refresh modes. CKE is synchronous except after the device enters Power Down  
and Self Refresh modes, where CKE becomes asynchronous until after exiting the  
same mode. The input buffers, including CLK, are disabled during Power Down  
and Self Refresh modes providing low standby power.  
29  
BS  
Input Bank Select: BS defines to which bank the BankActivate, Read, Write, or Bank-  
Precharge command is being applied. BS is also used to program the 10th bit of  
the Mode and Special Mode registers.  
30-34,  
45,47-51  
A0-A10 Input Address Inputs: A0-A10 are sampled during the BankActivate command (row  
address A0-A10) and Read/Write command (column address A0-A7 with A8  
defining Auto Precharge) to select one location out of the 512K available in the  
respective bank. During a Precharge command, A8 is sampled to determine if both  
banks are to be precharged (A8 = HIGH). The address inputs also provide the  
op-code during a Mode Register Set or Special Mode Register Set command.  
28  
27  
CS  
Input Chip Select: CS enables (sampled LOW) and disables (sampled HIGH) the  
command decoder. All commands are masked when CS is sampled HIGH. CS  
provides for external bank selection on systems with multiple banks. It is  
considered part of the command code.  
RAS  
Input Row Address Strobe: The RAS signal defines the operation commands in  
conjunction with the CAS and WE signals, and is latched at the positive edges of  
CLK. When RAS and CS are asserted “LOW” and CAS is asserted “HIGH”, either  
the BankActivate command or the Precharge command is selected by the WE  
signal. When the WE is asserted “HIGH” the BankActivate command is selected  
and the bank designated by BS is turned on to the active state. When the WE is  
asserted "LOW", the Precharge command is selected and the bank designated by  
BS is switched to the idle state after precharge operation.  
26  
CAS  
Input Column Address Strobe: The CAS signal defines the operation commands in  
conjunction with the RAS and WE signals, and it is latched at the positive edges of  
CLK. When RAS is held “HIGH” and CS is asserted “LOW”, the column access is  
started by asserting CAS “LOW”. Then, the Read or Write command is selected by  
asserting WE “LOW” or “HIGH”.  
25  
53  
WE  
Input Write Enable: The WE signal defines the operation commands in conjunction with  
the RAS and CAS signals, and it is latched at the positive edges of CLK. The WE  
input is used to select the BankActivate or Precharge command and Read or Write  
command.  
DSF  
Input Define Special Function: The DSF signal defines the operation commands in  
conjunction with the RAS and CAS and WE signals, and it is latched at the positive  
edges of CLK. The DSF input is used to select the masked write disable/enable  
command and block write command, and the Special Mode Register Set cycle.  
Document:  
Rev.1  
Page3