欢迎访问ic37.com |
会员登录 免费注册
发布采购

VG4632321AQ-6 参数 Datasheet PDF下载

VG4632321AQ-6图片预览
型号: VG4632321AQ-6
PDF下载: 下载PDF文件 查看货源
内容描述: 524,288x32x2位CMOS同步图形RAM [524,288x32x2-Bit CMOS Synchronous Graphic RAM]
分类和应用:
文件页数/大小: 81 页 / 1954 K
品牌: VML [ VANGUARD INTERNATIONAL SEMICONDUCTOR ]
 浏览型号VG4632321AQ-6的Datasheet PDF文件第3页浏览型号VG4632321AQ-6的Datasheet PDF文件第4页浏览型号VG4632321AQ-6的Datasheet PDF文件第5页浏览型号VG4632321AQ-6的Datasheet PDF文件第6页浏览型号VG4632321AQ-6的Datasheet PDF文件第8页浏览型号VG4632321AQ-6的Datasheet PDF文件第9页浏览型号VG4632321AQ-6的Datasheet PDF文件第10页浏览型号VG4632321AQ-6的Datasheet PDF文件第11页  
Preliminary  
VG4632321A  
524,288x32x2-Bit  
CMOS Synchronous Graphic RAM  
VIS  
The Read command is used to read burst of data on consecutive clock cycles from an active row  
in an active bank. The bank must be active for at least t (min.) before Read command is issued.  
RCD  
During read bursts, the valid data-out element from the starting column address will be available  
following the CAS latency after the issue of Read command. Each subsequent data-out element will  
be valid by the next positive clock edge (refer to the following figure). The DQs goes into  
high-impedance at the end of the burst, unless other command was initiated. The burst length, burst  
sequence, and CAS latency are determined by the mode register which is already prgrammed.A  
full-page burst will continue until terminated (at the end of the page it will wrap to column 0 and con-  
tinue).  
T6  
T2  
T7  
T8  
T1  
T3  
T4  
T5  
T0  
CLK  
NOP  
NOP  
NOP  
READ A  
NOP  
NOP  
COMMAND  
NOP  
NOP  
NOP  
CAS Iatency = 1  
tCK1,DQ’s  
DOUT A  
DOUT A  
DOUT A  
3
DOUT A  
1
0
2
CAS Iatency = 2  
tCK2,DQ’s  
DOUT A  
DOUT A  
DOUT A  
DOUT A  
DOUT A  
DOUT A  
1
0
3
2
CAS Iatency = 3  
tCK3,DQ’s  
DOUT A  
DOUT A  
1
0
3
2
Burst Read Operation (Burst Length = 4, CAS Latency = 1, 2, 3)  
The read data appears on the DQs subjects to the values on the DQM inputs two clocks early (i.e.  
DQM latency is two clocks for output buffers). A read burst without auto precharge function may be  
interrupted by a subsequent Read or Write/Block Write command to the same bank or the other  
active bank before the end of burst length. It may be interrupted by a BankPrecharge/PrechargeAll  
command to the same bank too. The interrupt comes from Read command can occur on any clock  
cycle following a previous Read command (refer to the following figure).  
T6  
T2  
T7  
T8  
T1  
T3  
T4  
T5  
T0  
CLK  
NOP  
NOP  
NOP  
READ A  
NOP  
NOP  
READ B  
DOUT A  
NOP  
COMMAND  
NOP  
DOUT B  
DOUT B  
CAS Iatency = 1  
DOUT B  
DOUT B  
3
DOUT B  
0
0
2
1
t
,DQ’s  
CK1  
CAS Iatency = 2  
,DQ’s  
t
DOUT A  
DOUT B  
CK2  
DOUT B  
DOUT B  
0
0
1
3
2
CAS Iatency = 3  
,DQ’s  
t
DOUT B  
DOUT A  
DOUT B  
2
DOUT B  
DOUT B3  
CK3  
0
0
1
Read Interrupted by a Read (Burst Length = 4, CAS Latency = 1, 2, 3)  
The DQM inputs are used to avoid I/O contention on DQ pins when the interrupt comes from  
Write/Block Write command. The DQMs must be asserted (High) at least two clocks prior to the  
Write/Block Write command to suppress data-out on DQ pins. To guarantee DQ pins against the I/O  
contention, a single cycle with high-impedance on DQ pins must occur between the last read data  
and the Write/Block Write command (refer to the following three figures). If the data output of burst  
read occurs at the second clock of burst write, the DQMs must be asserted (High) at least one clock  
prior to the Write/Block Write command to avoid internal bus contention.  
Document:  
Rev.1  
Page7